

# CS485xx Firmware User's Manual: General Overview and Common Firmware Modules

#### **Contents**

- Document Strategy
- Overview
- Firmware Messaging
- OS Firmware Module
- Audio Manager Firmware Module
- PCM Firmware Module
- Low Power Mode
- Watchdog Timer
- Document Revisions

#### Overview

AN298 provides a description of the operation of firmware for the CS485xx family of DSPs. This document gives a general overview to the family of CS485xx Firmware User's Manuals designated by the general name AN298[X][Y]; where [X] = MPM (Matrix Processing Module), VPM (Virtual Processing Module), PPM (Post Processing Module), and [Y] = A,B,C, etc. Note that the CS485xx family of DSPs does not contain a compressed data decoder.

More specifically, the purpose of this document is to serve as an introduction to the various DSP Firmware designed specifically to run on the CS485xx DSP. This document will attempt to explain frequently used terminology and, at the same time, systematically explain the OS operation and communication for the CS485xx.



CS485xx Block Diagram





# 1 Document Strategy

The CS485xx has been designed with an inherent flexibility in terms of firmware usage. Each instance of operation of the CS485xx can potentially use a different mix of DSP firmware depending on the need of the end user. As such, the strategy adopted to document the various DSP firmware is based on a single General Overview coupled with an individual Firmware User's Manual for each DSP firmware module offered by Cirrus Logic. AN298 is the General Overview to the family of CS485xx Firmware User's Manuals.

The individual Firmware User's Manuals, mentioned in the above paragraph, each follow as an extension of AN298. These manuals have been named in such a way so as to classify them into one of the following categories:

- Operating System and General Overview
- Matrix Processing Module (MPM)
- Virtual Processing Module (VPM)
- Post Processing Module (PPM)

Furthermore, since each classification (e.g., Post Processing Module) may contain several associated DSP firmware, an incremental letter assignment (e.g., A, B, C etc.) was given to index each DSP firmware within a given category. As an example, the table below outlines the general naming conventions for several firmware modules.

**DSP Firmware Module Base Name** Overlay Type Reference Number Index General Overview, Operating System & Common AN298 AN298 (General) Firmware Modules AN298 Delay Module Post Processing Module (PPM) AN298PPMA Crossbar Mixer Module AN298 Matrix Processing Module (MPM) AN298MPMC С Dolby Headphone 2 AN298 Virtual Processing Module (VPM) AN298VPMA

Table 1-1. Naming Conventions

For a further breakdown of the available CS485xx firmware modules and their respective Firmware User's Guide document number, see Section 2.4. For the latest code updates and availability, contact your local field applications engineer (FAE).



#### 2 Overview

The firmware that runs on this device expects a stereo or multi-channel PCM input source. This section describes the different overlays as well as the functionality of the various processor module overlays.



Figure 2-1. CS485xx Firmware Block Diagram

# 2.1 Firmware Overlays

The data flows through a series of four firmware **overlays** that contain one or more firmware **modules**. A firmware module provides the specific application affectionately and is controlled by the host via a Firmware Manager that defines the control interface. The overlays segment the firmware module functionality into four independent groups depending on function:

#### OS Overlay

 Manages the overall operation of the DSP. Also handles host communication, data inputs and outputs and various other critical internal tasks.

#### Matrix Processing Module Overlay

 Performs additional channel generation, upmixing, downmixing. This segment is where algorithms such as Pro Logic<sup>®</sup> IIx, Neo6<sup>™</sup>, and COMS2 reside.

#### Virtual Processing Module Overlay

 Performs stereo virtualizing to simulate multi-channel systems, such as Dolby® Audistry®, Dolby Headphone®, and Dolby Virtual Surround®.

#### Post Processing Module Overlay

This segment specifically caters to firmware that performs post-processing tasks. It allows the system designer
flexibility in "tweaking" the system for optimal audio performance and effects. This is also the segment in which
firmware modules such as the Audio Manager, Bass Manager, Tone Control, Delay, THX®, and Parametric-EQ
Module will reside.



## 2.2 Code Image (.uld) Files

Each overlay is a separate code image file (.uld) that is loaded individually into the DSP. To change the functionality of the application, only the overlay of interest needs to be loaded. For example the Post Processing overlay can be exchanged from SPP to APP by reloading only the Post Processing overlay. This reduces the system response time to user changes as well as the code image storage requirements.

**Note:** There are 4 different memory configurations pertaining to the program RAM size (most code is in ROM). The different memory configurations are denoted by p2, p4, p6, and p8 (p for program memory, 2, 4, 6, and 8 are the number of kilo-words, 1 word = 32 bits). Increasing P RAM decreases Y RAM. Each overlay is denoted with the p2, p4, p6, or p8 in the .uld file name to indicate which memory configuration is used.

WARNING: Memory configuration must be consistent across all overlays (OS, MPM, VPM, and PPM).

## 2.2.1 .uld File Naming Conventions

A generic template for representing .uld file can be represented by the following file name:

AA\_48BBB\_pC\_DD\_EE\_rcFF.uld

#### 2.2.1.1 .uld File Name Variables

- AA = Technology name (os, mb, app, spp, ...)
- BBB = minimum chip required to run the firmware loaded by the .uld file (520, 560, dv2, au2)
  - 520 means this will run on a 520, 540, & 560
  - 540 means this will run on a 540 & 560 (**Not** on a 520)
  - 560 means this will run on a 560 (Not on a 520 or 540)
  - dv2 means this will run on a CS48DV2x DSP only
  - au2 mean this will run on a CS48AU2B only
- C = memory configuration (2, 4, 6, or 8)

This is the amount of PRAM in Kilowords (1 word = 32-bits). More PRAM means less YRAM.

The memory configurations can be broken down into the following categories:

- P2
  - X Memory 8kx32 SRAM, 8kx32 DROM
  - Y Memory 14kx32 SRAM, 8kx32 DROM
  - P Memory 2kx32 SRAM, 32kx32 DROM
- P4
  - X Memory 8kx32 SRAM, 8kx32 DROM
  - Y Memory 12kx32 SRAM, 8kx32 DROM
  - P Memory 4kx32 SRAM, 32kx32 DROM
- P6
  - X Memory 8kx32 SRAM, 8kx32 DROM
  - Y Memory 10kx32 SRAM, 8kx32 DROM
  - P Memory 6kx32 SRAM, 32kx32 DROM
- P8
  - X Memory 8kx32 SRAM, 8kx32 DROM
  - Y Memory 8kx32 SRAM, 8kx32 DROM
  - P Memory 8kx32 SRAM, 32kx32 DROM
  - DD = Firmware version



This variable is the specific memory map for the various overlays and can be specific to a particular version of ROM

Current Firmware versions are:

- 01 = CS485xx
- 02 =CS48DV2A
- 03 = CS48DV2B
- 04 = CS485xx
- 05 = CS485xx
- 06 = CS48AU2B
- 09 = CS485xx
- EE = This variable indicates a major revision, increments when rc99 -> rc1
- FF = This Variable indicates a minor revision, increments by one for each new .uld build

#### 2.2.1.2 Example of .uld file name

An example of a .uld file name:

```
os_48520_p2_48520_01_01_rc5.uld
```

- AA = os (DSPP operating system)
- BBB = CS48520 (this .uld will run on CS48520, CS48540, and CS48560)
- C = p2
- DD = 01 (all other overlays that are loaded on the DSP must be 01 overlays)
- EE = 01 (have not made over 100 of these)
- FF = rc5

# 2.3 Download Sequence

A standard procedure to download firmware to the DSP follows the following structure at system power-up:

- 1. Download OS Overlays to DSP
- 2. (optional) Download Matrix Processing Module Overlay (Crossbar Mixer, Pro Logic IIx, DTS Neo6 etc.)
- 3. *(optional)* Download Virtual Processing Module Overlay (COMS2)
- 4. (optional) Download Post Processing Module Overlay (Audio Manager, Bass Manager, Delay, Parametric EQ, etc.)



#### Step 1: Download the firmware OS\_p\*\_\*\*.uld

Automatically fills the OS Overlay. (\*2, 4, 6, or 8 for memory map; \*\*device and version)



Step 2 (optional): Download a matrix processing module

(e.g. Crossbar Mixer, Pro Logic IIx, DTS Neo6 etc.)

Automatically fills the Matrix Processing Overlay.



Step 3 (optional): Download a virtual processing module

(e.g. Dolby Headphone, Dolby Virtual Speaker etc.)

Automatically fills the Virtual Processing Overlay.



**Step 4: Download** a post processor module group (e.g. SPP, APP)

Automatically fills the Post Processing Overlay. If SPP or APP is not required, then the bare requirement for this overlay is the Audio Manager module.

Figure 2-2. Download Sequence

# 2.4 Firmware Modules and Associated Application Notes

Table 2-1. Firmware Module Read and Write Addresses with Associated Application Note Reference

| DSP Firmware Module / (Application Note Name)                       | Firmware Version/Memory Map(s) Supported                                                                       | Write Request         | Read Request | Read Response          |
|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------|--------------|------------------------|
| General:                                                            |                                                                                                                |                       |              |                        |
| OS Manager<br>(AN298)                                               | See Table 2-2 for a list of Firmware versions/<br>memory maps associated with the various<br>CS48xxx products. | 0x8100HHHH 0xhhhhhhhh | 0x81C0HHHH   | 0x01C0HHHH 0xhhhhhhhh  |
| Matrix Processing Overlay:                                          |                                                                                                                |                       |              |                        |
| Dolby Pro Logic IIx (AN298MPMA)                                     | V01, V03                                                                                                       | 0xBF00HHHH 0xhhhhhhhh | 0xBFC0HHHH   | 0x3FC0HHHH 0xhhhhhhhh  |
| DTS Neo6<br>(AN298MPMB)                                             | V01                                                                                                            | 0xB500HHHH 0xhhhhhhhh | 0xB5C0HHHH   | 0x35C0HHHH 0xhhhhhhhh  |
| Crossbar<br>(AN298MPMC)                                             | V01                                                                                                            | 0xDB00HHHH 0xhhhhhhhh | 0xDBC0HHHH;  | 0x5BC0HHHH 0xhhhhhhhh  |
| BBE Viva Plus<br>(AN298MPMD)                                        | V01                                                                                                            | 0x6000HHHH 0xhhhhhhhh | 0x60C0HHHH   | 0x20C0HHHH 0xhhhhhhhh  |
| BBE Mach3Bass Manager<br>(AN298MPMD)                                | V01                                                                                                            | 0x6100HHHH 0xhhhhhhhh | 0x61C0HHHH   | 0x21C0HHHH 0xhhhhhhhh  |
| SRS® Circle Surround II® (AN298MPMG)                                | V01                                                                                                            | 0xB300HHHH 0xhhhhhhhh | 0xB3C0HHHH   | 0x33C0HHHH 0xhhhhhhhh  |
| Signal Generator<br>(AN298MPMH)                                     | V01                                                                                                            | 0x9A00HHHH 0xhhhhhhhh | 0х9АС0НННН   | 0x1AC0HHHH 0xhhhhhhhhh |
| Cirrus Original Multi-channel<br>Surround 2 (COMS-2)<br>(AN298MPMJ) | V01                                                                                                            | 0xD300HHHH 0xhhhhhhhh | 0xD3C0HHHH   | 0x53C0HHHH 0xhhhhhhhh  |
| Dolby Pro Logic II<br>(AN298MPMM)                                   | V01                                                                                                            | 0xB200HHHH 0xhhhhhhhh | 0xB2C0HHHH   | 0x32C0HHHH 0xhhhhhhhh  |
| Neural-THX® Surround                                                | V02                                                                                                            | 0xC400HHHH 0xhhhhhhhh | 0xC4C0HHHH   | 0x54C0HHHH 0xhhhhhhhh  |
| Dolby Headphone 2 <sup>1</sup><br>(AN298VPMK)                       | V03, V06                                                                                                       | 0xC000HHHH 0xhhhhhhhh | 0xC0C0HHHH   | 0x40C0HHHH 0xhhhhhhhh  |
| Dolby Virtual Speaker 2 <sup>1</sup> (AN298VPML)                    | V03, V06                                                                                                       | 0xC100HHHH 0xhhhhhhhh | 0xC1C0HHHH   | 0x41C0HHHH 0xhhhhhhhh  |
| Virtualizer-Processor Overlay:                                      |                                                                                                                |                       |              |                        |
| Audistry by Dolby (AN298VPMA)                                       | V01                                                                                                            | 0xE500HHHH 0xhhhhhhhh | 0xE5C0HHHH   | 0x65C0HHHH 0xhhhhhhhh  |



CIRRUS LOGIC®

Table 2-1. Firmware Module Read and Write Addresses with Associated Application Note Reference (Cont.)

| DSP Firmware Module /<br>(Application Note Name)                                        | Firmware Version/Memory Map(s)<br>Supported | Write Request          | Read Request | Read Response          |
|-----------------------------------------------------------------------------------------|---------------------------------------------|------------------------|--------------|------------------------|
| Virtualizer-Processor Overlay:<br>(Continued)                                           |                                             |                        |              |                        |
| SRS TruSurround XT®<br>(AN298VPMH)                                                      | V01                                         | 0xBA00HHHH 0xhhhhhhhh  | 0хВАС0НННН   | 0x3AC0HHHH 0xhhhhhhhh  |
| Dolby Headphone 2<br>(AN298VPMK)                                                        | V01                                         | 0xC000HHHH 0xhhhhhhhh  | 0хС0С0НННН   | 0x40C0HHHH 0xhhhhhhhh  |
| Dolby Virtual Speaker 2<br>(AN298VPML)                                                  | V01                                         | 0xC100HHHH 0xhhhhhhhh  | 0xC1C0HHHH   | 0x41C0HHHH 0xhhhhhhhh  |
| SRS® TruSurround HD4™ Modules (with WOW HD (AN298VPMM)                                  | V04, V09                                    | 0xB300HHHH 0xhhhhhhhh  | 0xB3C0HHHH   | 0x33C0HHHH 0xhhhhhhhh  |
| Cirrus Virtualization Technology<br>(CVT) - Virtualizer Processor Module<br>(AN298VPMN) | V05                                         | 0xC100HHHH 0xhhhhhhhhh | 0хС1С0НННН   | 0x41C0HHHH 0xhhhhhhhh  |
| Post Processing Overlays:                                                               |                                             |                        |              |                        |
| Audio Manager<br>(AN298)                                                                | All <sup>2</sup>                            | 0x8300HHHH 0xhhhhhhhh  | 0x83c0HHHH   | 0x03c0HHHH 0xhhhhhhhh  |
| PCM Manager<br>(AN298)                                                                  | Al <sup>12</sup>                            | 0x9B00HHHH 0xhhhhhhhh  | 0х9ВС0НННН   | 0x1BC0HHHH 0xhhhhhhhh  |
| Delay<br>(AN298PPMA)                                                                    | AII <sup>12</sup>                           | 0xD900HHHH 0xhhhhhhhh  | 0xD9C0HHHH   | 0x59C0HHHH 0xhhhhhhhh  |
| Bass Manager<br>(AN298PPMB)                                                             | All <sup>12</sup>                           | 0xD700HHHH 0xhhhhhhhh  | 0xD7C0HHHH   | 0x57C0HHHH 0xhhhhhhhh  |
| Cirrus Band XpandeR (BXR)<br>(AN298PPMC)                                                | All <sup>12</sup>                           | 0xE700HHHH 0xhhhhhhhh  | 0xE7C0HHHH   | 0x67C0HHHH 0xhhhhhhhh  |
| Cirrus Dynamic Volume Leveler (DVL) (AN298PPMD)                                         | AII <sup>12</sup>                           | 0xE600HHHH 0xhhhhhhhh  | 0xE6C0HHHH   | 0x67C0HHHH 0xhhhhhhhh  |
| EQ Module with PEQ and Direct<br>Coefficient Mode (11-bands)<br>(AN298PPME)             | Alli2                                       | 0xD500HHHH 0xhhhhhhhhh | 0xD5C0HHHH   | 0x55C0HHHH 0xhhhhhhhhh |
| Tone Control<br>(AN298PPMF)                                                             | AII <sup>12</sup>                           | 0xD400HHHH 0xhhhhhhhh  | 0xD4C0HHHH   | 0x54C0HHHH 0xhhhhhhhh  |
| Dolby Volume<br>AN298PPMN                                                               | V03                                         | 0xE000HHHH 0xhhhhhhhh  | 0xE0C0HHHH   | 0x60C0HHHH 0xhhhhhhhh  |

CIRRUS LOGIC®

Table 2-1. Firmware Module Read and Write Addresses with Associated Application Note Reference (Cont.)

| DSP Firmware Module / (Application Note Name)                                               | Firmware Version/Memory Map(s)<br>Supported | Write Request          | Read Request | Read Response         |
|---------------------------------------------------------------------------------------------|---------------------------------------------|------------------------|--------------|-----------------------|
| Post Processing Overlays:<br>(Continued)                                                    |                                             |                        |              |                       |
| Cinema Re-EQ<br>(AN298PPMK)                                                                 | All <sup>2</sup>                            | 0xDC00HHHH 0xhhhhhhhh  | 0xDCC0HHHH   | 0x5CC0HHHH 0xhhhhhhhh |
| SRS TruVolume <sup>™</sup> Module (was Volume IQ <sup>™</sup> Module) (AN298PPMO)           | V02, V09                                    | 0xE000HHHH 0xhhhhhhhh  | 0хЕ0С0НННН   | 0x60C0HHHH 0xhhhhhhhh |
| MaxxBass® Module<br>(AN298PPMP)                                                             | V01                                         | 0xE800HHHH 0xhhhhhhhh  | 0xE8C0HHHH   | 0x68C0HHHH 0xhhhhhhhh |
| Audyssey Dynamic Volume <sup>™</sup> and<br>Audyssey Dynamic EQ <sup>™</sup><br>(AN298PPMQ) | V06                                         | 0xC700HHHH 0xhhhhhhhhh | 0хС7С0НННН   | 0x47C0HHHH 0xhhhhhhhh |
| Audyssey EQ <sup>™</sup> (AN298PPMR)                                                        | V06                                         | 0xC800HHHH 0xhhhhhhhh  | 0xC8C0HHHH   | 0x48C0HHHH 0xhhhhhhhh |
| Audyssey BassXT™<br>(AN298PPMS)                                                             | V06                                         | 0xC900HHHH 0xhhhhhhhh  | 0xC9C0HHHH   | 0xC9C0HHHH 0xhhhhhhhh |
| Cirrus Bass Enhancer<br>(AN298PPMU)                                                         | All <sup>2</sup>                            | 0xED00HHHH 0xhhhhhhhh  | 0xEDC0HHHH   | 0x6DC0HHHH 0xhhhhhhhh |

CIRRUS LOGIC®

Table 2-1. Firmware Module Read and Write Addresses with Associated Application Note Reference (Cont.)

| DSP Firmware Module /<br>(Application Note Name)                                                                                                                               | Firmware Version/Memory Map(s) Supported | Write Request         | Read Request | Read Response          |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------------|--------------|------------------------|
| Audyssey Adaptive Bass eXtension (ABX) Module (ANPPMT)                                                                                                                         | V06                                      | 0xC900HHHH 0xhhhhhhhh | 0xC9CNHHHH   | 0x49C0HHHH 0xhhhhhhhhh |
| SPP (Standard Post Processing) in DSP Composer Module Processing Order: 1. Tone Control 2. BM 3. Delay 4. AM (Refer to Individual Module Application Notes                     | V01                                      |                       |              |                        |
| APP (Advanced Post Processing) in DSP Composer Module Processing Order:  1. Tone Control  2. ReEQ  3. BM  4. EQ  5. Delay  6. AM  Refer to Individual Module Application Notes | V01                                      |                       |              |                        |

<sup>1.</sup>Dolby Headphone 2 and Dolby Virtual Speaker 2 are only available as Matrix Processing Modules on the CS48AU2A, CS48DV2B, and CS48DV2B DSPs. Dolby Headphone 2 and Dolby Virtual Speaker 2 are usually implemented as Virtualizer Processing Modules. See Table 2-2 for description of supported firmware versions/memory maps.

<sup>2. &</sup>quot;All" --These modules are implemented through the "Custom PPM" in DSP Composer that allows these modules to be included as an object (.o) file and compiled into an .uld file, which is loaded onto the DSP.

 $<sup>9^* = 2</sup>$ , 4, or 6 for the three different memory maps

<sup>\*\* =</sup> revision number for code



Table 2-2. OS Version/Memory Map by Product

| Product OS | OS Version/Memory Map Supported |
|------------|---------------------------------|
| CS48560    | V01, V02, V04, V05, V09         |
| CS48540    | V01, V02, V04, V05, V09         |
| CS48520    | V01, V02, V04, V05, V09         |
| CS48AU2B   | V06                             |
| CS48DV2A   | V03                             |
| CS48DV2B   | V06                             |



## 3 Firmware Messaging

While using the CS485xx, it is necessary to communicate with the DSP in order to control or monitor the various downloaded firmware modules. We refer to this process of communication *firmware messaging*. The purpose of this section is to cover the types and formats of these firmware messages. In general, with firmware messaging, the user can control the firmware module running on the DSP and subsequently perform various tasks such as:

- Configure the module after firmware download (e.g. Kickstarting the DSP, etc.)
- Change runtime parameters (e.g. adjusting the Volume, switching Pro Logic II modes, etc.)
- Obtain information from the DSP (e.g. current state of the firmware registers, data stream information, etc.)

#### 3.1 Communication Overview

From a "micro-programmer" point of view, the CS485xx firmware modules can be thought of as a blocks of several 32-bit registers (variables) that either control the behavior of the firmware or store information about the state of the firmware at the time of operation. Each register has a unique *index*. Access to the register involves a combination of a specified *opcode* for that firmware module together with the register index. For each firmware module, the following opcodes are available:

- Write Opcode Issues a command to write to a specific module.
- Read Opcode Issues a command to read from a specific module.
- Read Response Opcode Indicates module and index that has been read.

These available opcodes permit the following types of communication with the CS485xx DSP:

- Writing to the DSP
- Solicited read from the DSP
- Unsolicited read from the DSP

The following sub-sections cover the communication types listed above.

## 3.1.1 Writing to the DSP

A write session with the CS485xx consists of one 8-byte message from the host to the CS485xx. In essence, the write message consists of a 32-bit *command word* followed by a 32-bit *data word* (that is, data to be written to the register). The command word is formed by combining the write opcode for that module together with the index of the register that needs to be written. The 32-bit *Data Word* is the value of the data intended to fill that register.

The following diagram shows the format of a write message:

#### Write Command Word:

| 31 | 30                                          | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17   | 16   | 15   | 14   | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|---------------------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|------|------|------|------|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    | OPCODE[31:16] INDEX[15:0]  Write Data Word: |    |    |    |    |    |    |    |    |    |    |    |    |      |      |      |      |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
|    |                                             |    |    |    |    |    |    |    |    |    |    |    | 1  | Writ | e Da | ta W | ord: | :  |    |    |    |   |   |   |   |   |   |   |   |   |   |
| 31 | 30                                          | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17   | 16   | 15   | 14   | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|    | DATA WORD[31:0]                             |    |    |    |    |    |    |    |    |    |    |    |    |      |      |      |      |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### 3.1.2 Solicited Read

A solicited read can be thought of as a request to read the contents of a specific register. This is comprised of a 32-bit solicited read command word which is a request to read a specific index (register) in a given module. The DSP, upon receiving this message, responds by sending back a 32-bit *Read Response* opcode and the requested 32-bit data word contained in the register.



The following diagram provides shows the format of a solicited read message:

#### **Read Command Word:**

| 31 | 30 | 29 | 28 | 27 | 26 | 25  | 24  | 23   | 22    | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | თ  | 8    | 7    | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|-----|-----|------|-------|----|----|----|----|----|----|----|----|----|----|----|----|----|------|------|-----|---|---|---|---|---|---|
|    |    |    |    |    |    | OPC | COD | E[31 | l:16] |    |    |    |    |    |    |    |    |    |    |    |    | IN | IDE) | X[15 | :0] |   |   |   |   |   |   |

#### **Read-Response Command Word:**

| 31 | 30 | 29 | 28 | 27 | 26 | 25  | 24  | 23   | 22   | 21 | 20 | 19 | 18   | 17      | 16  | 15   | 14    | 13       | 12       | 11 | 10 | 9  | 8  | 7    | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|-----|-----|------|------|----|----|----|------|---------|-----|------|-------|----------|----------|----|----|----|----|------|-----|---|---|---|---|---|---|
|    | I  |    |    |    |    | OPC | COD | E[31 | :16] |    |    |    |      |         |     |      |       |          | <u> </u> |    |    | IN | DE | \[15 | :0] |   |   |   |   |   |   |
|    |    |    |    |    |    |     |     |      |      |    |    | R  | ead- | -Res    | pon | se D | ata \ | Wor      | d:       |    |    |    |    |      |     |   |   |   |   |   |   |
| 31 | 30 | 29 | 28 | 27 | 26 | 25  | 24  | 23   | 22   | 21 | 20 | 19 | 18   | 17      | 16  | 15   | 14    | 13       | 12       | 11 | 10 | 9  | 8  | 7    | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|    |    |    |    |    |    |     |     |      |      |    |    |    | Г    | \ \ T \ | MIC | שכ   | 21.0  | <u> </u> |          |    |    |    |    |      |     |   |   |   |   |   |   |

#### 3.1.3 Unsolicited Message

The DSP needs to inform the host when the PLL is out of lock or there is a runtime memory allocation error (Malloc Failure). Note that this type of message is an unsolicited message because it was initiated by the CS485xx rather than the host. The PLL out of lock message is sent out on a best-efforts basis.

This message will come from the CS485xx to indicate a change in the system that must be addressed. The 8-byte unsolicited read messages from the CS485xx consist of a 4-byte read command word which defines the type of unsolicited message and an associated 4-byte data word that contains more information describing a system condition. The host senses that an unsolicited message is ready to be read because the IRQ pin for the port being used goes low (SCP1\_IRQ or PCP\_IRQ). Every time the existence of a message is detected, the host should read out the 8-byte unsolicited read message.

#### **Unsolicited Read Command Word:**

| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                               |  |  |  |  |  |  |  |  |  |
|-------------------------------------------------|---------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| OPCODE[31:16] INDEX[15:0]                       |                                                                     |  |  |  |  |  |  |  |  |  |
| Unsolicited Re                                  | ad Data Word:                                                       |  |  |  |  |  |  |  |  |  |
| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 | 15   14   13   12   11   10   9   8   7   6   5   4   3   2   1   0 |  |  |  |  |  |  |  |  |  |
| DATA WO                                         | RD[31:0]                                                            |  |  |  |  |  |  |  |  |  |



# 4 Operating System (OS) Firmware Module

Indices of the Firmware Module can differ in properties that are important to the system firmware programmer.

Indices marked by a '†' can be modified after kick-starting the application. However, indices **not** marked by a '†' must be configured by the system host controller **before** the kick-start message is sent to begin decoding. For these indices, changes after kick-starting the application will not have the desired effect and can potentially cause the application to become unstable.

All indices are reinitialized to the default values after downloading the overlay and soft-resetting the overlay.

## 4.1 Overview

Table 4-1 contains the API used to control the OS firmware module.

## 4.2 OS Manager

Index = 0xHHHH, data value = 0xhhhhhhhh

Write = 0x8100HHHH 0xhhhhhhhh

Read Request = 0x81C0HHHH

Read Response = 0x01C0HHHH 0xhhhhhhhh



Table 4-1. OS Module API

| Index  | Variable             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x0000 | KICKSTART            | <b>Bit 22:</b> 0/1 Disable/Enable unsolicited message on sampling frequency change detection. It is strongly recommended that both Bit 21 and Bit 22 be enabled or both be cleared/disabled. Bit 22 is only available on CS48AU2B, CS48DV2B, and CS48DV6B DSPs.                                                                                                                                                                                                                                                                                                                                 |
|        |                      | <b>Bit 21:</b> 0/1 Disable/Enable continual check and re-evaluation of sampling frequency. If the sampling frequency does change, a process similar to what happens after a malloc failure event occurs. Depending on the Bit 22 setting, an unsolicited message, 0x81000003FF00000s, is issued to the microcontroller where "s" is the new sampling frequency. The OS then waits for this unsolicited message to be picked up before waiting for a fresh kick-start to commence audio playback. It is strongly recommended that both Bit 21 and Bit 22 be enabled or both be cleared/disabled. |
|        |                      | <b>Note:</b> See OS MCV Index 0x0003 for all possible sampling frequency values. For example, 48KHz = 0; 44.1KHz = 1 and 32KHz = 2. Bit 21 is only available on CS48AU2B, CS48DV2B, and CS48DV6B DSPs.                                                                                                                                                                                                                                                                                                                                                                                          |
|        |                      | <b>Bit 20:</b> 0/1 Disable/Enable one-shot sampling frequency detection and auto update of OS MCV Index 0x0003 (HOST_SAMPLING_FREQUENCY). This occurs immediately after kick-start is received. Bit 20 is only available on CS48AU2B, CS48DV2B, and CS48DV6B DSPs.                                                                                                                                                                                                                                                                                                                              |
|        |                      | Bit 16: 0/1 Disable/Enable Malloc Failure Reporting.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|        |                      | Bit 13: 0/1 Disable/Enable Continual GPIO updating.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|        |                      | Note: Only applicable is Bit 12 is set. Bit 12: 0/1 Disable/Enable GPIO updates.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|        |                      | Bit 9: 0/1 Disable/Enable No Hardware Watchdog re-kick.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|        |                      | Bit 8: 0/1 Disable/Enable Hardware Watchdog.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|        |                      | <b>Bit 4:</b> 0/1 Disable/Enable Upsampling: back-end upsampling by 2x (max 96kHz).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|        |                      | Bit 0: Kick-start: Set to 1 to trigger Kick-start                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        |                      | Default = 0x00000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0x0001 | IO_CONFIG            | Select Input and Output Ports                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|        |                      | <b>Bit 2:</b> 0/1 Disable/Enable PCM 8-channel input Mode (Valid only on the CS48560)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|        |                      | Bit 1: 0/1 Disable/Enable PCM: 2 Channel Input Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|        |                      | <b>Bit 0:</b> 0/1 Disable/Enable PCM: 4/8/12-channel Input Mode where the number of channels is determined by the DSP product number as follows:                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|        |                      | 4 channels for CS48520                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|        |                      | 8 channels for CS48540                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|        |                      | • 12 channels for CS48560                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|        |                      | <b>Note:</b> 2 Channel Input Mode must be disabled when using Multi-Channel Input Mode. Valid settings are either 0x00000001, 0x00000002, or 0x00000004. Default = 0x00000002 (2 Channel Input)                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0x0002 | OUTPUT_MODE_CONTROL† | Bits 3:0 Output Mode (number of speakers present in the system)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|        |                      | 0x0 = 2/0 Lt, Rt Dolby Surround compatible                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|        |                      | 0x1 = 1/0 C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|        |                      | 0x2 = 2/0 L/R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|        |                      | 0x3 = 3/0 L/C/R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|        |                      | 0x4 = 2/1 L/R/S<br>0x5 = 3/1 L/C/R/S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|        |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|        |                      | 0x6 = 2/2 L/R/Ls/Rs $0x7 = 3/2 L/C/R/Ls/Rs$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|        |                      | 0x8 = 3/3 L/C/R/Ls/Rs $0x8 = 3/3 L/C/R/Ls/Rs/Cs$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|        |                      | 0x9 = 3/4  L/C/R/Ls/Rs/Sbl/Sbr $0x9 = 3/4  L/C/R/Ls/Rs/Sbl/Sbr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|        |                      | 0xA = 2/3 L/R/Ls/Rs/Cs $0xA = 2/3 L/R/Ls/Rs/Cs$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|        |                      | 0xA = 2/3 L/R/Ls/Rs/Sol/Sbr $0xB = 2/4 L/R/Ls/Rs/Sbl/Sbr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|        |                      | Default = 0x00000007                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|        |                      | _ = = = = = = = = = = = = = = = = = = =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



Table 4-1. OS Module API (Cont.)

| Index         | Variable     | Description                                                                                                                                                                                                                                                      |
|---------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x0003        | SAMPLE_RATE† | Set by host                                                                                                                                                                                                                                                      |
|               |              | Bits 3:0 Sample Rate                                                                                                                                                                                                                                             |
|               |              | 0x0 = 48  kHz                                                                                                                                                                                                                                                    |
|               |              | 0x1 = 44.1  kHz                                                                                                                                                                                                                                                  |
|               |              | 0x2 = 32  kHz                                                                                                                                                                                                                                                    |
|               |              | 0x3 = <reserved></reserved>                                                                                                                                                                                                                                      |
|               |              | 0x4 = 96  kHz                                                                                                                                                                                                                                                    |
|               |              | 0x5 = 88.2  kHz                                                                                                                                                                                                                                                  |
|               |              | 0x6 = 64  kHz                                                                                                                                                                                                                                                    |
|               |              | 0x7 = <reserved></reserved>                                                                                                                                                                                                                                      |
|               |              | 0x8 = 24 kHz                                                                                                                                                                                                                                                     |
|               |              | 0x9 = 22.05  kHz                                                                                                                                                                                                                                                 |
|               |              | 0xA = 16  kHz                                                                                                                                                                                                                                                    |
|               |              | 0xB = <reserved></reserved>                                                                                                                                                                                                                                      |
|               |              | 0xC = 192 kHz                                                                                                                                                                                                                                                    |
|               |              | 0xD = 176.4 kHz                                                                                                                                                                                                                                                  |
|               |              | 0xE = 128 kHz                                                                                                                                                                                                                                                    |
|               |              | 0xF = <reserved></reserved>                                                                                                                                                                                                                                      |
|               |              | Default = 0x00000000 (48kHz)                                                                                                                                                                                                                                     |
| 0x0004-0x0008 | Reserved     | Reserved                                                                                                                                                                                                                                                         |
| 0x0009        | SOFTBOOT†    | Bit 4: 1 = Engage Low Power Mode.                                                                                                                                                                                                                                |
|               |              | Bit 0: 0/1 disable/initiate soft boot sequence.                                                                                                                                                                                                                  |
|               |              | Once a soft boot is initiated, the OS will send a 0x00000005 (SOFT_BOOT_ACK) to the host. The host can then use the standard boot protocol to download one or more overlays. After a soft boot is initiated, the OS will respond to boot protocol messages only. |
|               |              | The bit is reset to 0 after the soft boot is complete.                                                                                                                                                                                                           |
|               |              | Default = 0x00000000                                                                                                                                                                                                                                             |
| 0x000A-0x003A | Reserved     | Reserved                                                                                                                                                                                                                                                         |
| 0x003B        | GPIO_D       | GPIO Data register.                                                                                                                                                                                                                                              |
|               |              | Bits 31:0                                                                                                                                                                                                                                                        |
|               |              | Bit[i] corresponds to pin GPIO[i] (i = 0,,31).                                                                                                                                                                                                                   |
|               |              | <b>Note:</b> Both the GPIO_OE and GPIO_MUX must be set to 1 for a particular bit before that bit can be written. Bit 13 and 12 of KICKSTART variable must be set to 1 (enabled).                                                                                 |
| 0x003C        | GPIO_OE      | GPIO Data Direction register.                                                                                                                                                                                                                                    |
|               |              | Bits 31:0                                                                                                                                                                                                                                                        |
|               |              | When Bit[i] is 1, pin GPIO[i] is configured as an output. When Bit[i] is 0, pin GPIO[i] is configured as an input. ( $i = 0,,31$ ).                                                                                                                              |
| 0x003D        | GPIO_MUX     | GPIO MUX Selector register.                                                                                                                                                                                                                                      |
|               |              | Bits 31:0                                                                                                                                                                                                                                                        |
|               |              | When Bit[i] is 1, pin GPIO[i] is a GPIO function. When Bit[i] is 0, pin GPIO[i] is overwritten by the other function on that pin. Also, when Bit[i] is 0, Bit[i] of the GPIO_D register is not writable                                                          |
| 0x003E-0x0043 | Reserved     | Reserved                                                                                                                                                                                                                                                         |
|               |              | <u> </u>                                                                                                                                                                                                                                                         |



Table 4-1. OS Module API (Cont.)

| Index         | Variable            | Description                                                                                                        |
|---------------|---------------------|--------------------------------------------------------------------------------------------------------------------|
| 0x0044        | PLL_STANDARD_CONFIG | Bits 11:4 Reference Clock Frequency - Frequency of clock attached to XTI pin,                                      |
|               |                     | must be set:                                                                                                       |
|               |                     | 0x00 = 12.288  MHz                                                                                                 |
|               |                     | 0x01 = 24.576  MHz                                                                                                 |
|               |                     | 0x02-0x0F = Reserved                                                                                               |
|               |                     | 0x10 = 18.432  MHz                                                                                                 |
|               |                     | 0x11 = 27  MHz                                                                                                     |
|               |                     | 0x12–0xFF = Reserved                                                                                               |
|               |                     | Bits 3:0 DSP core speed                                                                                            |
|               |                     | 0x0 = Custom speed*                                                                                                |
|               |                     | 0x1 = 101  MHz                                                                                                     |
|               |                     | 0x3 = 122  MHz                                                                                                     |
|               |                     | 0x5 = 152  MHz                                                                                                     |
|               |                     | 0x2, 0x4, 0x6-0xF = Reserved                                                                                       |
|               |                     | * Custom configuration uses the values specified in the PLL_CUSTOM_<br>CONFIG_0 and PLL_CUSTOM_CONFIG_1 variables. |
|               |                     | Default = 0x00000011                                                                                               |
| 0x0045        | PLL_CUSTOM_CONFIG0  | Bits 31:0 PLL Custom Configuration 0:                                                                              |
|               |                     | 0x00002402 - 11.2896 MHz - 101 Core Speed                                                                          |
|               |                     | 0x00002B02 - 11.2896 MHz - 122 Core Speed                                                                          |
|               |                     | 0x00002302 - 11.2896 MHz - 130 Core Speed                                                                          |
|               |                     | 0x00002802 - 11.2896 MHz - 152 Core Speed                                                                          |
|               |                     | 0x00002002 - 12.288 MHz - 130 Core Speed                                                                           |
|               |                     | 0x00001502 - 18.432 MHz - 130 Core Speed                                                                           |
|               |                     | 0x80000000 - 24.576 MHz - 130 Core Speed                                                                           |
|               |                     | 0x74000000 - 27.000 MHz - 130 Cord Speed                                                                           |
| 0x0046        | PLL_CUSTOM_CONFIG1  | Bits 31:0 PLL Custom Configuration 1:                                                                              |
|               |                     | 0x00000333 - 101 or 122 Core Speed                                                                                 |
|               |                     | 0x00000233 - 130 Core Speed                                                                                        |
| 0x0047-0x0051 | Reserved            | Reserved                                                                                                           |
| 0x0052        | ZERO_LSB_MASK       | Mask value used to zero DAO output. Valid only if bit 8 of Audio Manager Control Word is 1.                        |
|               |                     | For example, to restrict DAO to 24bit output, ZERO_LSB_MASK=0xFFFFF00.                                             |
| 0x0053-0x0054 | Reserved            | Reserved                                                                                                           |
| 0x0055        | MALLOC_SUCCESS_AND_ | Bits 31:16 Number of successful mallocations                                                                       |
|               | ATTEMPT_COUNTS      | Bits 15:0 Number of mallocations attempts                                                                          |
| 0x0056        | Reserved            | Reserved                                                                                                           |

# 4.3 OS Manager in DSP Composer

Most configuration information described in Section 4.2 can be controlled in DSP Composer. The OS Manager indices are available in the Audio In, Audio Out, and System blocks. To insert these, simply drag the Audio In, Audio Out, and System blocks to the workspace. Once Audio In, Audio Out, and System blocks are on the workspace the pre-kick and runtime controls are accessible by double-clicking in there corresponding blocks. The controls are adjustable during runtime to interact with the DSP in a similar way as would a host-microcontroller in an actual system. Fig. 5-4 shows when you initially drag the Audio In block onto the workspace, the Audio In Device Properties automatically pops up, prompting to the user to select the input source and data format. This is also accessible by right-clicking the Audio In block.

# 4.4 Unsolicited Messages

Index = 0xHHHH, data value = 0xhhhhhhhh

No Write Message. No Read Request.

Unsolicited Read Response = 0x8100HHHH 0xhhhhhhhh



## Table 4-2. Unsolicited Messages

| Index  | Message         | Description                                                                                                                                                                                                                                                        |
|--------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x0000 | MALLOC_FAILURE  | Bits 19:16  1 = MALLOC_ERROR_REQ_LIST_OVERFLOW—too many requests.  2 = MALLOC_ERROR_NO_FREE_BLOCK— no non-modulo free block was available to service next request)  3 = MALLOC_ERROR_NO_MOD_FREE_BLOCK—no modulo free block was available to service next request) |
| 0x0002 | PLL_OUT_OF_LOCK | Bits 22:0 = Reserved.                                                                                                                                                                                                                                              |



# 5 Audio Manager Firmware Module

## 5.1 Overview

The Audio Manager Firmware module provides the ability for the microcontroller to easily manage general audio controls such as gain, mute, trim and channel remap.

# 5.2 Audio Manager

Index = 0xHHHH, data value = 0xhhhhhhhh

Write = 0x8300HHHH 0xhhhhhhhh

Read Request = 0x83c0HHHH

Read Response = 0x03c0HHHH 0xhhhhhhhh

Table 5-1. Audio Manager

| Index  | Variable     | Description                                                                                                                                                                                                                                          |
|--------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x0000 | GAIN†        | 0x00000000-0x7FFFFFFF (-inf. to +24 dB). Overall System Gain. Signed value with decimal point to the right of bit 27. Range is zero to (16-2-27). Negative values can be used to invert the phase of all the outputs.  Default = 0x080000000 (+0 dB) |
| 0x0001 | MUTE†        | 0/1 = Unmute/Mute Audio Default = 0x00000000 (unmuted)                                                                                                                                                                                               |
| 0x0002 | CHAN_0_TRIM† | 0x00000000-0x80000000 (0.0 to 1.0)  Volume trim for channel 0 (Left Channel)  Default = 0x80000000                                                                                                                                                   |
| 0x0003 | CHAN_1_TRIM† | 0x00000000-0x80000000 (0.0 to 1.0)  Volume trim for channel 1 (Center Channel)  Default = 0x80000000                                                                                                                                                 |
| 0x0004 | CHAN_2_TRIM† | 0x00000000-0x80000000 (0.0 to 1.0)  Volume trim for channel 2 (Right Channel)  Default = 0x80000000                                                                                                                                                  |
| 0x0005 | CHAN_3_TRIM† | 0x00000000-0x80000000 (0.0 to 1.0)  Volume trim for channel 3 (Left Surround Channel)  Default = 0x80000000                                                                                                                                          |
| 0x0006 | CHAN_4_TRIM† | 0x00000000-0x80000000 (0.0 to 1.0)  Volume trim for channel 4 (Right Surround Channel)  Default = 0x80000000                                                                                                                                         |
| 0x0007 | CHAN_5_TRIM† | 0x00000000-0x80000000 (0.0 to 1.0)  Volume trim for channel 5 (Left Surround Back Channel)  Default = 0x80000000                                                                                                                                     |
| 0x0008 | CHAN_6_TRIM† | 0x00000000-0x80000000 (0.0 to 1.0)  Volume trim for channel 6 (Right Surround Back Channel)  Default = 0x80000000                                                                                                                                    |
| 0x0009 | CHAN_7_TRIM† | 0x00000000-0x80000000 (0.0 to 1.0)  Volume trim for channel 7 (LFE0 Channel)  Default = 0x80000000                                                                                                                                                   |
| 0x000A | Reserved     | Reserved                                                                                                                                                                                                                                             |
| 0x000B | Reserved     | Reserved                                                                                                                                                                                                                                             |
| 0x000C | Reserved     | Reserved                                                                                                                                                                                                                                             |



Table 5-1. Audio Manager (Cont.)

| Index  | Variable                                          | Description                                                                                                                                                                                    |  |
|--------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0x000D | Reserved                                          | Reserved                                                                                                                                                                                       |  |
| 0x000E | CHAN_8_TRIM†                                      | 0x00000000–0x80000000 (0.0 to 1.0)  Volume trim for channel 8 (Left Downmix Channel)  Default = 0x80000000                                                                                     |  |
| 0x000F | CHAN_9_TRIM†                                      | 0x00000000—0x80000000 (0.0 to 1.0)  Volume trim for channel 9 (Right Downmix Channel)  Default = 0x80000000                                                                                    |  |
| 0x0010 | CHAN_10_TRIM†                                     | 0x00000000—0x80000000 (0.0 to 1.0)  Volume trim for channel 10 (Left Auxiliary Channel)  Default = 0x80000000                                                                                  |  |
| 0x0011 | CHAN_11_TRIM†                                     | 0x00000000—0x80000000 (0.0 to 1.0)  Volume trim for channel 11 (Right Auxiliary Channel)  Default = 0x80000000                                                                                 |  |
| 0x0012 | DAO1_DATA0_L_REMAP†                               | Selects which internal channel (0-11) is routed to DAO1 channel 0. A single internal channel may be mapped to multiple outputs.  Default = 0x00000000 (Left Channel Audio Data)                |  |
| 0x0013 | DAO1_DATA0_R_REMAP†                               | Selects which internal channel (0-11) is routed to DAO1 channel 1. A single internal channel may be mapped to multiple outputs.  Default = 0x000000002 (Right Channel Audio Data)              |  |
| 0x0014 | DAO2_DATA0_L_REMAP†*<br>DAO1_DATA1_L_<br>REMAP†** | Selects which internal channel (0-11) is routed to DAO1 channel 2. A single internal channel may be mapped to multiple outputs. Default = $0x00000003$ (Left Surround Channel Audio Data)      |  |
| 0x0015 | DAO2_DATA0_R_REMAP†*<br>DAO1_DATA1_R_<br>REMAP†** | Selects which internal channel (0-11) is routed to DAO1 channel 3. A single internal channel may be mapped to multiple outputs.  Default = 0x000000004 (Right Surround Channel Audio Data)     |  |
| 0x0016 | DAO1_DATA2_L_<br>REMAP†**                         | Selects which internal channel (0-11) is routed to DAO1 channel 4. A single internal channel may be mapped to multiple outputs.  Default = 0x00000001 (Center Channel Audio Data)              |  |
| 0x0017 | DAO1_DATA2_R_<br>REMAP†**                         | Selects which internal channel (0-11) is routed to DAO1 channel 5. A single internal channel may be mapped to multiple outputs.  Default = 0x000000007 (LFE Channel Audio Data)                |  |
| 0x0018 | DAO1_DATA3_L_REMAP<br>XMT_LEFT_REMAP              | Selects which internal channel (0-11) is routed to DAO1 channel 6. A single internal channel may be mapped to multiple outputs.  Default = 0x000000005 (Left Surround Back Channel Audio Data) |  |
| 0x0019 | DAO1_DATA3_R_REMAP<br>XMT_RIGHT_REMAP             | Selects which internal channel (0-11) is routed to DAO1 channel 7. A single internal channel may be mapped to multiple outputs.  Default = 0x00000006 (Right Surround Back Channel Audio Data) |  |
| 0x001A | DAO2_DATA0_L_REMAP                                | Selects which internal channel (0-11) is routed to DAO2 channel 0. A single internal channel may be mapped to multiple outputs.  Default = 0x00000000 (Left DualZone Channel Audio Data)       |  |
| 0x001B | DAO2_DATA0_R_REMAP                                | Selects which internal channel (0-11) is routed to DAO2 channel 1. A single internal channel may be mapped to multiple outputs.  Default = 0x00000000d (Right DualZone Channel Audio Data)     |  |
| 0x001C | Reserved                                          | Reserved                                                                                                                                                                                       |  |
| 0x001D | Reserved                                          | Reserved                                                                                                                                                                                       |  |
| 0x001E | Reserved                                          | Reserved                                                                                                                                                                                       |  |



| Table 5-1. | Audio | Manager | (Cont.) |
|------------|-------|---------|---------|
|            |       |         |         |

| Index  | Variable              | Description                                                                                                                                                                                 |
|--------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x001F | Reserved              | Reserved                                                                                                                                                                                    |
| 0x0020 | DAO2_DATA1_L_REMAP*** | Selects which internal channel (0-11) is routed to DAO2 channel 2. A single internal channel may be mapped to multiple outputs.  Default = 0x00000000e (Left Auxiliary Channel Audio Data)  |
| 0x0021 | DAO2_DATA1_R_REMAP*** | Selects which internal channel (0-11) is routed to DAO2 channel 3. A single internal channel may be mapped to multiple outputs.  Default = 0x00000000f (Right Auxiliary Channel Audio Data) |

<sup>\*</sup> This is only available on the CS48520.

## 5.3 Audio Manager in DSP Composer Environment

All configuration information described in Section 5.2 can be controlled in DSP Composer. The Audio Manager is included with the (SPP) Standard Post Processing Overlay as well as the (APP) Advanced Post Processing Overlay Post Processing Modules. To insert the Audio Manager, drag the Post Processing Modules folder to the workspace and select either SPP or APP. Once the SPP or APP Module is on the workspace, the runtime controls for Audio Manager can be accessed by double-clicking the SPP or APP Module. The runtime control for the Audio Manager Module is shown in Fig. 5-1, for Remap for the cs48520 in Fig. 5-2, and Remap for the cs48540 in Fig. 5-3. Remap is part of Audio Manager, but has been separated into the system block to centralize channel mapping controls. The controls are adjustable during runtime to interact with the DSP in a similar way as would a host-microcontroller in an actual system.



Figure 5-1. DSP Composer Audio Manager Runtime Control Panel



Figure 5-2. DSP Composer DAO Remap for CS48520



Figure 5-3. DSP Composer DAO Remap for CS48540

<sup>\*\*</sup> This is only available on the CS48540 and CS48560.

<sup>\*\*\*</sup> This is only available on the CS48560.



## 5.4 DSP Composer Sample Projects

Sample projects for various firmware applications have been provided in DSP Composer. Go to File > Open and browse to CirrusDSP\CS485xx\projects\. There are several sample projects that exercise other modules. Open 'pcm\_spp.cpa'. This project is configured for PCM processing, as shown in Fig. 5-4.



Figure 5-4. Audio Manager Sample Project



## **6 PCM Firmware Module**

## 6.1 Overview

The PCM firmware module provides routing and control functions for stereo and multi-channel PCM input. The PCM firmware is co-resident with the OS module. There are two main modes of PCM operation, stereo and multi-channel.

# 6.2 PCM Manager

Index = 0xHHHH, data value = 0xhhhhhhhh

Write = 0x9B00HHHH 0xhhhhhhhh

Read Request = 0x9BC0HHHH

Read Response = 0x1BC0HHHH 0xhhhhhhhh

Table 6-1. PCM Manager

| Index  | Variable            | Description                                                                                                                                                                       |                                    |            |                    |                       |  |
|--------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------|--------------------|-----------------------|--|
| 0x0000 | PCM_ENABLE          | Bit 16 = Disable/Enable decimation by 4 = 0/1                                                                                                                                     |                                    |            |                    |                       |  |
|        |                     | Bit 8 = Disable/Enable Decimation by 2 = 0/1                                                                                                                                      |                                    |            |                    |                       |  |
|        |                     | Note: This setting is valid for stereo and multi-channel PCM inputs. When decim (down sampler) is enabled, set SAMPLE_RATE (index 0x03) in OS Manager as 0 = 96 kHz in 48 kHz out |                                    |            |                    | imator<br>as follows: |  |
|        |                     | 1 = 88.2 kHz in 44.1 kHz out                                                                                                                                                      |                                    |            |                    |                       |  |
|        |                     | 2 = 64 k                                                                                                                                                                          | Hz in 32 kHz ou                    | t          |                    |                       |  |
|        |                     | Sample rate conversion is supported only for stereo and 8-channel in                                                                                                              |                                    |            |                    | nannel inputs.        |  |
|        |                     |                                                                                                                                                                                   | Product<br>Number                  | I/O_Config | (See Table 4-1, In | ndex 0x0001)          |  |
|        |                     |                                                                                                                                                                                   |                                    | Bit 2      | Bit 1              | Bit 4                 |  |
|        |                     |                                                                                                                                                                                   | CS49860                            | Supported  | Not Supported      | Not Applicable        |  |
|        |                     |                                                                                                                                                                                   | CS48540                            | Supported  | Supported          | Not Applicable        |  |
|        |                     |                                                                                                                                                                                   | CS48520                            | Supported  | Not Supported      | Supported             |  |
| 0x0001 | IO_BUFF_CH0_SOURCE  | Default = 0x00000001  Input Source for Channel 0 IO Buffer (Left) (see Table 2-1)  Default = 0x00000000 (DAI0 Left)                                                               |                                    |            |                    |                       |  |
| 0x0002 | IO_BUFF_CH1_SOURCE  | Input Source for Channel 1 IO Buffer (Center) (see Table 2-1)  Default = 0x00000004 DAI2 Left)                                                                                    |                                    |            |                    |                       |  |
| 0x0003 | IO_BUFF_CH2_SOURCE  | Input Source for Channel 2 IO Buffer (Right) (see Table 2-1) Default = 0x00000001 (DAI0 Right)                                                                                    |                                    |            |                    |                       |  |
| 0x0004 | IO_BUFF_CH3_SOURCE  | Input Source for Channel 3 IO Buffer (Left Surround) (see Table 2-1) Default = 0x00000002 (DAI1 Left)                                                                             |                                    |            |                    |                       |  |
| 0x0005 | IO_BUFF_CH4_SOURCE* | Input Source for Channel 4 IO Buffer (Right Surround) (see Table 2-1) Default = 0x00000003 (DAI1 Right)                                                                           |                                    |            |                    |                       |  |
| 0x0006 | IO_BUFF_CH5_SOURCE* | Input Source for Channel 5 Left IO Buffer (Surround Back) (see Table 2-1) Default = 0x00000006 (DAI3 Left)                                                                        |                                    |            |                    |                       |  |
| 0x0007 | IO_BUFF_CH6_SOURCE* |                                                                                                                                                                                   | ce for Channel (<br>0x00000007 (DA | •          | ound Back Right)   | (see Table 2-1)       |  |



Table 6-1. PCM Manager (Cont.)

| Index  | Variable              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|--------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0x0008 | IO_BUFF_CH7_SOURCE*   | Input Source for Channel 7 IO Buffer (LFE0) (see table 2) Default = 0x00000005 (DAI2 Right)                                                                                                                                                                                                                                                                                                                                                  |  |
| 0x0009 | IO_BUFF_CH8_SOURCE**  | Input Source for Channel 8 IO Buffer (Left DualZone) (see table 2) Default = 0x08000000 (no source)                                                                                                                                                                                                                                                                                                                                          |  |
| 0x000A | IO_BUFF_CH9_SOURCE**  | Input Source for Channel 9 IO Buffer (Right DualZone) (see table 2) Default = 0x08000000 (no source)                                                                                                                                                                                                                                                                                                                                         |  |
| 0x000B | IO_BUFF_CH10_SOURCE** | Input Source for Channel 10 IO Buffer (Left Auxiliary) (see table 2) Default = 0x08000000 (no source)                                                                                                                                                                                                                                                                                                                                        |  |
| 0x000C | IO_BUFF_CH11_SOURCE** | Input Source for Channel 11 IO Buffer (Right Auxiliary) (see table 2) Default = 0x08000000 (no source)                                                                                                                                                                                                                                                                                                                                       |  |
| 0x000D | Reserved              | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 0x000E | PCM_INPUT_MODE        | Bits 31: 0/1 Disable/Enable LFE processing thru PCM input Bits 3:0 Input Mode (number of input channels present in the system)  0x0 = 2/0 Lt, Rt Dolby Surround compatible  0x1 = 1/0 C  0x2 = 2/0 L/R  0x3 = 3/0 L/C/R  0x4 = 2/1 L/R/S  0x5 = 3/1 L/C/R/S  0x6 = 2/2 L/R/Ls/Rs  0x7 = 3/2 L/C/R/Ls/Rs  0x8 = 3/3 L/C/R/Ls/Rs/Cs  0x9 = 3/4 L/C/R/Ls/Rs/Sbl/Sbr  0xA = 2/3 L/R/Ls/Rs/Cs  0xB = 2/4 L/R/Ls/Rs/Sbl/Sbr  Default = 0x000000002 |  |

<sup>\*</sup> Not available on the CS48520.

<sup>\*\*</sup> Not available on the CS48520 and CS48540.



## 6.3 PCM Manager in DSP Composer

All configuration information described in Section 6.2 can be controlled in DSP Composer. Note that IO Buffer Channel availability is device specific. The PCM Manager is part of the System block. To insert System block, drag in onto the workspace. Once the System block is on the workspace the runtime and pre-kick controls for the PCM Manager can be accessed by double-clicking the System block. When the System Block is first dragged onto the workspace the user is prompted to select device and input mode as seen in Fig. 6-1. These settings can also be accessed by right-clicking the System block and selecting Device Properties.



Figure 6-1. DSP Composer System Block Device Properties

The runtime controls are accessed by double-clicking the System Block as seen below in Fig. 6-2.



Figure 6-2. DSP Composer PCM Manager Runtime Controls

For the IO Buffer Channel Remap on the CS48520, see Fig. 6-3.

Note: This is different for each device.



Figure 6-3. DSP Composer IO Buffer Remap for cs48520



| Table 6-2. \ | Valid IO | BUFF <sup>3</sup> | SOURCE | Values |
|--------------|----------|-------------------|--------|--------|
|--------------|----------|-------------------|--------|--------|

| Value      | Source (multichannel mode) | Source<br>(Stereo mode) |
|------------|----------------------------|-------------------------|
| 0          | DAI1_D0 Left               | DAI Left                |
| 1          | DAI1_D0 Right              | DAI Right               |
| 2          | DAI1_D1 Left               | None                    |
| 3          | DAI1_D1 Right              | None                    |
| 4          | DAI1_D2 Left               | None                    |
| 5          | DAI1_D2 Right              | None                    |
| 6          | DAI1_D3 Left               | None                    |
| 7          | DAI1_D3 Right              | None                    |
| 8          | DAI1_D4 Left               | None                    |
| 9          | DAI1_D4 Right              | None                    |
| 10         | DAI2_D0 Left               | None                    |
| 11         | DAI2_D0 Right              | None                    |
| 0x08000000 | None                       | None                    |

## 6.4 PCM Module Notes

The following are the possible PCM input modes:

- Stereo Mode: Stereo PCM into DAI\_D4. 2 Channel Mode set in IO\_CONFIG in the OS Manager.
- Multi-channel Mode: PCM into DAI\_D0 thru DAI\_D3. Multi-Channel Mode set in IO\_CONFIG in the OS Manager.

Stereo and Multi-channel input modes above are mutually exclusive and must be configured prior to runtime (pre-kick-start). At runtime, switching between modes is not allowed.



#### 7 Low Power Mode

**Note:** The Low Power Mode section will be moving to the CS485xx Hardware User's Manual in the next revision of that manual.

The CS485xx has a low power mode to enable power savings when not in use. Low power mode is entered during the softboot procedure.

## 7.1 Low Power Mode Messaging

One message is relevant to the low power mode procedure for the CS485xx. This message is SOFTBOOT\_LP. The host must read any ACK and prior messages before low power mode may commence.

| Mnemonic    | Value      |
|-------------|------------|
| SOFTBOOT_LP | 0x81000009 |
|             | 0x00000011 |

## 7.2 Low Power Mode Steps

- 1. The system controller should send the SOFTBOOT\_LP message (0x81000009 0x00000011).
- 2. The CS485xx is now in low power mode.
- 3. To test that the CS485xx is in low power mode, the host controller can send a message and verify that there is no response. Additionally all the GPIO pins will be set to inputs in low power mode with weak pull-ups so their state can be checked to verify low power mode is active.

## 7.3 Getting Out of Low Power Mode

- 1. Set DSP RESET low.
- 2. Set DSP\_RESET high.
- 3. Send the SLAVE\_BOOT message (0x80000000).
- 4. Read the BOOT\_START message (0x00000001).
- 5. Send the WAKEUP\_\*.ULD file.

**Note:** This is dependent on the current memory configuration. For example: if loading os\_48520\_p2\_\*.uld, then send wakeup\_p2.uld. If loading os\_48520\_p4\_\*.uld, then send wakeup\_p4.uld, and so forth. See Table 7-1.

- 6. Read the BOOT\_SUCCESS message (0x00000002).
- 7. Send the SOFT\_RESET message (0x40000000).
- 8. Read the APP START message (0x00000004).
- 9. Send Hardware Configuration messages.
- 10. Send Software Configuration messages.
- 11. Send the KICKSTART message.



Table 7-1. wakeup\_uld

| .uld Options  | Values   |
|---------------|----------|
|               |          |
| WAKEUP_P2.ULD | 08004409 |
|               | 00000002 |
|               | 00000000 |
|               | b485aa01 |
|               | ffffffff |
|               | 437a11f5 |
| WAKEUP_P4.ULD | 08004409 |
|               | 00000002 |
|               | 0000001  |
|               | b485aa01 |
|               | ffffffff |
|               | 437a11f4 |
| WAKEUP_P6.ULD | 08004409 |
|               | 00000002 |
|               | 00000002 |
|               | b485aa01 |
|               | ffffffff |
|               | 437a11f3 |
| WAKEUP_P8.ULD | 08004409 |
|               | 00000002 |
|               | 00000003 |
|               | b485aa01 |
|               | ffffffff |
|               | 437a11f2 |



## 8 Watchdog Timer

The CS485xx has an integrated hardware watchdog timer that acts as a "health" monitor for the DSP. The watchdog timer must be reset by the DSP before the counter expires, or the entire chip is reset. This peripheral ensures that the CS485xx will reset itself in the event of a temporary system failure. In standalone mode (no host MCU), the DSP will reboot from external FLASH. In slave mode (host MCU present), all GPIOs will be pulled high to signal the host that the watchdog has expired and the DSP should be rebooted and reconfigured. The watchdog timer is disabled upon reset. There are three important registers that the host uses for configuring the watchdog timer. They are KICKSTART, WDG\_RELOAD, and WDG\_COUNT.

**Note:** The enabling of the watchdog timer happens post-kick-start.

## 8.1 Watchdog Timer Messaging

The KICKSTART message is shown below, to enable the watchdog set bit 8 (a = 1). To enable no watchdog re-kicking, set bit 9 as well (a = 3). No watching re-kicking is only used as a test hook to verify that the reset occurs when the timer expires.

| Mnemonic  | Value      |
|-----------|------------|
| KICKSTART | 0x81000000 |
|           | 0x00000a00 |

The WDG\_COUNT message is shown below and reflects the watchdog state at last timer ISR. The default is abcdefgh = FFFFFFF.

| Mnemonic  | Value      |
|-----------|------------|
| WDG_COUNT | 0x81000018 |
|           | 0xabcdefgh |

The WDG\_RELOAD message is used to set the watchdog reload time and is shown in the table below. The default is abcdefgh = 00BB800, which is a 1 second reload time at 12.288 MHz.

| Mnemonic   | Value      |
|------------|------------|
| WDG_RELOAD | 0x81000019 |
|            | 0xabcdefgh |

The equation to calculate the watchdog reload time is shown below:

Watchdog reload time = MCLK / WDG RELOAD



## 9 Document Revisions

| Revision | Date            | Changes                                                                                                                                                                                                                                                   |
|----------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RC1      | December, 2006  | Initial Release                                                                                                                                                                                                                                           |
| RC2      | September, 2007 | Updated KICKSTART and PLL_STANDARD_CONFIG; added PLL_CUSTOM_CONFIG0, PLL_CUSTOM_CONFIG1, and MALLOC_FAILURE.                                                                                                                                              |
| RC3      | December, 2007  | Updated Legal Notice. Removed Softboot procedure that was duplicated in Chapter 2 of the CS485xxHardware User's Manual.                                                                                                                                   |
| RC4      | July, 2008      | Updated Table 2-1 with read and write address information for firmware modules listed in that table. Updated implementation status and definitions of GPIO_D, GPIO_OE, and GPIO_MUX variables in Table 4-1. Added DAI_CLOCK_SOURCE variable in Table 4-1. |
| RC5      | October, 2008   | Added Bits 20, 21, and 22 to the KICKSTART variable in Table 4-1. Changed product family number from CS485xx to CS48xxxxx, which now covers the CS485xx, CS48AU2B, and CS48DV2B products.                                                                 |
| RC6      | October, 2008   | Added Section 2.2, which describes .uld files. Updated Table 2-1, adding Audyssey Dynamic Volume and Dynamic EQ, Audyssey EQ, and Audyssey EQ firmware modules to the table.                                                                              |
| RC7      | December, 2008  | Modified Section 7.                                                                                                                                                                                                                                       |
| RC8      | August, 2009    | Updated Table 2-1. Added Table 2-2. Updated bit definitions for index 0x0001, IO_CONFIG. Updated bit definitions for index 0x0000, PCM_ENABLE.                                                                                                            |
| RC9      | September, 2009 | Added Cirrus Bass Enhancer to Table 2-1.                                                                                                                                                                                                                  |
| RC10     | September, 2009 | Added "†" symbol for indices 0x0012 to 0x0019 in Table 5-1, indicating that the indices can be modified after kick-start.                                                                                                                                 |
| RC11     | December, 2010  | Added definition of Bit 8 to CONTROL_WORD variable in Table 5-1. Added index 0x0052 to Table 4-1.                                                                                                                                                         |
| RC12     | November, 2011  | Added information regarding PLL out of lock message to Section 3.1.3.                                                                                                                                                                                     |
| RC13     | November, 2012  | Updated PCM Manager Controls screenshot in Fig. 6-2.                                                                                                                                                                                                      |
| RC14     | March, 2013     | Updated Index 0x000a–0x0021 and removed 0x0022 in Table 5-1.                                                                                                                                                                                              |

## **Contacting Cirrus Logic Support**

For all product questions and inquiries, contact a Cirrus Logic Sales Representative.

To find the one nearest you, go to www.cirrus.com.

#### IMPORTANT NOTICE

Cirrus Logic, Inc. and its subsidiaries ("Cirrus") believe that the information contained in this document is accurate and reliable. However, the information is subject to change without notice and is provided "AS IS" without warranty of any kind (express or implied). Customers are advised to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, indemnification, and limitation of liability. No responsibility is assumed by Cirrus for the use of this information, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. This document is the property of Cirrus and by furnishing this information, Cirrus grants no license, express or implied under any patents, mask work rights, copyrights, trademarks, trade secrets or other intellectual property rights. Cirrus owns the copyrights associated with the information contained herein and gives consent for copies to be made of the information only for use within your organization with respect to Cirrus integrated circuits or other products of Cirrus. This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). CIRRUS PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN PRODUCTS SURGICALLY IMPLANTED INTO THE BODY, AUTOMOTIVE SAFETY OR SECURITY DEVICES, LIFE SUPPORT PRODUCTS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF CIRRUS PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND CIRRUS DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOMER'S CUSTOMER USES OR PERMITS THE USE OF CIRRUS PRODUCTS IN CRITICAL APPLICATIONS, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY CIRRUS, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUDING ATTORNEYS' FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES.

Cirrus Logic, Cirrus, the Cirrus Logic logo designs, DSP Composer, and Intelligent Room Calibration are trademarks of Cirrus Logic, Inc. All other brand and product names in this document may be trademarks or service marks of their respective owners.

Dolby, the "double-D" logo, Dolby Digital, Audistry, Dolby Headphone, Dolby Virtual Surround, and Pro Logic are registered trademarks of Dolby Laboratories, Inc. Supply of an implementation of Dolby Technology does not convey a license nor imply a right under any patent, or any other industrial or Intellectual Property Right of Dolby Laboratories, to use the Implementation in any finished end-user or ready-to-use final product. It is hereby notified that a license for such use is required from Dolby Laboratories.

DTS is a registered trademark of the Digital Theater Systems, Inc. DTS NEO:6 is a trademark of Digital Theater Systems, Inc. It is hereby notified that a third-party license from DTS is necessary to distribute software of DTS in any finished end-user or ready-to-use final product.

THX® Technology by Lucasarts Entertainment Company Corporation. THX is a registered trademark of Lucasarts Entertainment Company Corporation.

SRS, Circle Surround, Trusurround, Trusurround XT, and TruBass are registered trademarks of SRS Labs, Inc. Circle Surround, Trusurround, Trusurround XT, and TruBass technologies are incorporated under license from SRS Labs, Inc. The Circle Surround, Trusurround, Trusurround XT, and TruBass technology/solution rights incorporated in the CS485xx are owned by SRS Labs, a U.S. Corporation and licensed to Cirrus Logic, Inc. Purchaser of CS485xx must sign a license for use of the chip and display of the SRS Labs trademarks. Any products incorporating the CS485xx must be sent to SRS Labs for review. SRS Circle Surround, Trusurround, Trusurround XT, and TruBass technologies are protected under US and foreign patents issued and/or pending. Circle Surround, Trusurround XT, TruBass, SRS and (O) symbol are trademarks of SRS Labs, Inc. in the United States and selected foreign countries. Neither the purchase of the CS485xx, nor the corresponding sale of audio enhancement equipment conveys the right to sell commercialized recordings made with any SRS technology/solution. SRS Labs requires all set makers to comply with all rules and regulations as outlined in the SRS Trademark Usage Manual.