

# Fractional-N Clock Synthesizer and Multiplier

### **Features**

- Clock frequency synthesizer incorporating delta-sigma fractional-N analog PLL
  - Generates low-jitter 6–75 MHz clock (CLK\_OUT) from 8–75 MHz timing reference (REF\_CLK\_IN)
- Fractional clock multiplier and jitter reduction using hybrid analog/digital PLL
  - Generates low-jitter 6–75 MHz clock (CLK\_OUT), synchronized to a 50 Hz–30 MHz low-quality or intermittent frequency reference (CLK\_IN)
- · Flexible timing reference source
  - External clock or external crystal
- High resolution PLL ratio (1 PPM)
- 40 ps<sub>RMS</sub> period jitter
- Glitchless clock output generated from intermittent input

- I<sup>2</sup>C/SPI control port
- · Configurable auxiliary clock/status output
- · Minimal board space required
  - No external analog loop-filter components
- Pin-to-pin, register map, and control compatible with CS2000 and CS2200
- Single-supply operation at 1.8 V or 3.3 V

## **Applications**

- · Automotive audio systems
- · Digital audio systems
- · Network and USB audio interfaces
- · IoT sensor and transducer systems
- · Embedded systems



Advanced Product Information

This document contains information for a product under development. Cirrus Logic reserves the right to modify this product.





## **General Description**

The CS2500 is a system-clocking device incorporating a programmable phase-locked loop (PLL). The hybrid analog/digital PLL architecture comprises a delta-sigma fractional-N analog PLL and a digital frequency-locked loop (FLL). The CS2500 enables frequency synthesis and clock generation from a stable timing reference clock. The device can generate low-jitter clocks from a noisy clock reference at frequencies as low as 50 Hz. The CS2500 can be configured using a control interface supporting I<sup>2</sup>C and SPI modes of operation.

The CS2500 can be powered from a single 1.8 V or 3.3 V supply. The device combines high performance with low power consumption.

The CS2500 is available in commercial-grade 10-pin TSSOP package for operation from –40°C to +85°C. The device is also available in the AEC-Q100-qualified grade-2 package for operation from –40°C to +105°C.

### **Table of Contents**

| 1 Pin Assignments and Descriptions                     |
|--------------------------------------------------------|
| 1.1 TSSOP Pin Assignments (Top View, Through Package)  |
| 1.2 Pin Descriptions                                   |
| 1.3 Electrostatic Discharge (ESD) Protection Circuitry |
| 2 Typical Connections                                  |
| 3 Characteristics and Specifications                   |
| Table 3-1. Recommended Operating Conditions            |
| Table 3-2. Absolute Maximum Ratings                    |
| Table 3-3. DC Electrical Characteristics               |
| Table 3-4. AC Electrical Characteristics               |
| Table 3-5. Switching Specifications—I2C Control Port   |
| Table 3-6. Switching Specifications—SPI Control Port   |

3



## 1 Pin Assignments and Descriptions

These sections show pin assignments and describe pin functions.

## 1.1 TSSOP Pin Assignments (Top View, Through Package)



Figure 1-1. TSSOP 10-Pin Diagram (Top View, Through-Package)

Note the CS2500 is pin-to-pin compatible with CS2000 and CS2200.

## 1.2 Pin Descriptions

Table 1-1. Pin Descriptions

| Pin Name           | Pin# | Power<br>Supply | I/O | Description                                                                                   |
|--------------------|------|-----------------|-----|-----------------------------------------------------------------------------------------------|
| VDD                | 1    | _               | _   | Power Supply. 3.3 V/1.8 V supply for the digital and analog blocks.                           |
| GND                | 2    | _               | _   | Ground.                                                                                       |
| CLK_OUT            | 3    | VDD             | 0   | Clock Output. PLL clock output.                                                               |
| AUX_OUT            | 4    | VDD             | 0   | Auxiliary Output. Configurable clock output or status output.                                 |
| CLK_IN             | 5    | VDD             | I   | Clock Input. Frequency reference input for the digital FLL.                                   |
| XTAL_OUT           | 6    | VDD             | 0   | Crystal Connection. Output for an external crystal.                                           |
| XTAL_IN/REF_CLK_IN | 7    | VDD             | I   | Crystal Connection. Input for an external crystal.                                            |
|                    |      |                 |     | Reference Clock. External low-jitter timing reference clock input.                            |
| I2C_ADDR/SPI_CS    | 8    | VDD             | 1   | I <sup>2</sup> C Control-Port Address. Chip address input for the I <sup>2</sup> C interface. |
|                    |      |                 |     | SPI Control-Port Chip Select. Active-low chip select input for the SPI interface.             |
| I2C_SCL/SPI_SCK    | 9    | VDD             | I   | I <sup>2</sup> C Control-Port Clock. Clock input for the I <sup>2</sup> C interface.          |
|                    |      |                 |     | SPI Control-Port Clock. Clock input for the SPI interface.                                    |
| I2C_SDA/SPI_SDI    | 10   | VDD             | I/O | I2C Control-Port Data. Data input/output for the I2C interface.                               |
|                    |      |                 |     | SPI Control-Port Serial Data In. SPI data input.                                              |

## 1.3 Electrostatic Discharge (ESD) Protection Circuitry



ESD-sensitive device. The CS2500 is manufactured on a CMOS process. Therefore, it is generically susceptible to damage from excessive static voltages. Proper ESD precautions must be taken while handling and storing this device. This device is qualified to current JEDEC ESD standards.



# 2 Typical Connections





Figure 2-1. Typical Connection Diagram

Note referenced in the typical connection diagram:

1. The pull-up resistors are required only for  $I^2C$  operation. The diagram shows 2  $k\Omega$  pull-up, but higher impedance can be supported depending on clock speed and bus capacitance.



# 3 Characteristics and Specifications

### **Table 3-1. Recommended Operating Conditions**

Test Conditions (unless specified otherwise): Ground = GND = 0 V; voltages are with respect to ground.

|                     | Parameters                           | Symbol              | Min        | Тур | Max       | Units  |
|---------------------|--------------------------------------|---------------------|------------|-----|-----------|--------|
| DC power supply     |                                      | VDD                 | 3.1        | 3.3 | 3.5       | V      |
|                     |                                      |                     | 1.71       | 1.8 | 1.89      | V      |
| Supply ramp up/down |                                      | t <sub>PWR_UD</sub> | 0.01       | _   | 10        | ms     |
| Ambient temperature | Commercial Grade<br>AEC-Q100 Grade 2 |                     | -40<br>-40 |     | 85<br>105 | ů<br>Ĉ |

### Table 3-2. Absolute Maximum Ratings

Test Conditions (unless specified otherwise): Ground = GND = 0 V; voltages are with respect to ground.

| Parameters                                       | Symbol           | Min  | Max       | Units |
|--------------------------------------------------|------------------|------|-----------|-------|
| DC power supply                                  | VDD              | -0.3 | 4.32      | V     |
| External voltage applied to digital input/output | $V_{INDI}$       | -0.3 | VDD + 0.3 | V     |
| Input current                                    | l <sub>in</sub>  | _    | ±10       | mA    |
| Ambient temperature                              | T <sub>A</sub>   | -55  | 125       | °C    |
| Storage temperature                              | T <sub>STG</sub> | -65  | 150       | °C    |

### Table 3-3. DC Electrical Characteristics

Test Conditions (unless specified otherwise): T<sub>A</sub> = 25°C; timing reference = 12 MHz (external clock or crystal).

| Parameters                                 | Symbol           | Min        | Тур | Max        | Units |
|--------------------------------------------|------------------|------------|-----|------------|-------|
| Power supply current—unloaded <sup>1</sup> | I <sub>VDD</sub> | _          | 4   | _          | mA    |
| Input leakage current (per pin)            | I <sub>IN</sub>  | _          | _   | ±10        | μA    |
| Input capacitance (per pin)                | Ic               | _          | _   | 5          | pF    |
| High-level input voltage                   | V <sub>IH</sub>  | 0.70 × VDD | _   | _          | V     |
| Low-level input voltage                    | V <sub>IL</sub>  | _          | _   | 0.30 × VDD | V     |
| High-level output voltage                  | V <sub>OH</sub>  | 0.90 × VDD | _   | _          | V     |
| Low-level output voltage                   | V <sub>OL</sub>  | _          | _   | 0.10 × VDD | V     |

<sup>1.</sup>To calculate the additional current consumption due to loading (per output pin), multiply clock output frequency by load capacitance (C<sub>L</sub>) and power supply voltage (VDD).



### **Table 3-4. AC Electrical Characteristics**

Test Conditions (unless specified otherwise):  $T_A = -40^{\circ}\text{C}$  to 85°C (commercial grade);  $T_A = -40^{\circ}\text{C}$  to 105°C (AEC-Q100 grade-2); Load capacitance (C<sub>L</sub>) = 15 pF.

| Paran                            | Symbol                                             | Min                     | Тур | Max | Units               |                   |
|----------------------------------|----------------------------------------------------|-------------------------|-----|-----|---------------------|-------------------|
| Crystal frequency                | REF_CLK_IN_DIV = 10                                | f <sub>XTAL</sub>       | 8   | _   | 18.75               | MHz               |
|                                  | REF_CLK_IN_DIV = 01                                |                         | 16  |     | 37.50               | MHz               |
|                                  | REF_CLK_IN_DIV = 00                                |                         | 32  | _   | 50                  | MHz               |
| Reference clock input frequency  | REF_CLK_IN_DIV = 10                                | f <sub>REF_CLK_IN</sub> | 8   | _   | 18.75               | MHz               |
|                                  | REF_CLK_IN_DIV = 01                                |                         | 16  | _   | 37.50               | MHz               |
|                                  | REF_CLK_IN_DIV = 00                                |                         | 32  | _   | 75                  | MHz               |
| Reference clock input duty cycle |                                                    | D <sub>REF_CLK_IN</sub> | 45  |     | 55                  | %                 |
| Clock input frequency            |                                                    | f <sub>CLK_IN</sub>     | 50  | _   | 30 ×10 <sup>6</sup> | Hz                |
| Clock input pulse width          | f <sub>CLK_IN</sub> < f <sub>SYSCLK</sub> / 96 [1] | pw <sub>CLK_IN</sub>    | 2   | _   | _                   | UI 2              |
|                                  | f <sub>CLK_IN</sub> > f <sub>SYSCLK</sub> / 96 [1] | _                       | 10  | _   | _                   | ns                |
| Clock skipping timeout           |                                                    | t <sub>CS</sub>         | 20  | _   | _                   | ms                |
| Clock skipping input frequency   |                                                    | f <sub>CLK_SKIP</sub>   | 50  | _   | 80 ×10 <sup>3</sup> | Hz                |
| CLK_OUT frequency range          |                                                    | fclk_out                | 6   | _   | 75                  | MHz               |
| Clock output duty cycle          | measured at VDD / 2                                | t <sub>OD</sub>         | 45  | 50  | 55                  | %                 |
| Clock output rise time           | 10% to 90% of VDD                                  | t <sub>OR</sub>         | _   | 2.5 | _                   | ns                |
| Clock output fall time           | 90% to 10% of VDD                                  | t <sub>OF</sub>         | _   | 2.5 | _                   | ns                |
| CLK_OUT period jitter 3,4        |                                                    | t <sub>JIT</sub>        | _   | 40  | TBD                 | ps <sub>RMS</sub> |
| CLK_OUT baseband TIE jitter 3,5  |                                                    | _                       | _   | 50  | TBD                 | ps <sub>RMS</sub> |
| CLK_OUT wideband TIE jitter 3,6  |                                                    | _                       | _   | 165 | TBD                 | ps <sub>RMS</sub> |
| PLL lock time—Multiplier Mode    | f <sub>CLK IN</sub> < 200 kHz                      | t <sub>LC</sub>         | _   | 100 | 200                 | UI 7              |
|                                  | $f_{CLK\_IN} > 200 \text{ kHz}$                    |                         | _   | 1   | 3                   | ms                |
| PLL lock time—Synthesizer Mode   | $f_{REF\_CLK\_IN} = 8 \text{ to } 75 \text{ MHz}$  | t <sub>LR</sub>         | _   | 1   | 3                   | ms                |
| CLK_OUT frequency resolution 3,8 | high resolution                                    | _                       | _   | 1   | _                   | ppm               |
|                                  | high multiplication                                |                         |     | 224 |                     | ppm               |
| Clock output frequency deviation | CLK_IN stopped, holdover enabled                   | _                       |     | _   | 0.1                 | %                 |

<sup>1.</sup> The internal timing reference clock (SYSCLK) is derived from REF\_CLK\_IN.

<sup>2.</sup>UI (unit interval) corresponds to t<sub>SYSCLK</sub> or 1 / f<sub>SYSCLK</sub>.

<sup>3.</sup>REF\_CLK\_IN is a 12 MHz timing reference clock, with phase noise 20 dB lower than the output clock noise. The clock output frequency (f<sub>CLK\_OUT</sub>) is 24.576 MHz.

<sup>4.</sup> Sample size is 10000.

<sup>5.</sup> Using 3rd order 100 Hz-40 kHz bandpass filter as defined in AES-12id-2020 Section 3.4.2.

<sup>6.</sup>Using 3rd order 100 Hz high pass filter as defined in AES-12id-2020 Section 3.4.1.

<sup>7.</sup>UI (unit interval) corresponds to  $t_{CLK\_IN}$  or 1 /  $f_{CLK\_IN}$ .

<sup>8.</sup> The frequency accuracy of the PLL clock output is directly proportional to the accuracy of the clock input.



### Table 3-5. Switching Specifications—I<sup>2</sup>C Control Port

Test conditions (unless specified otherwise): Ground = GND = 0 V; voltages are with respect to ground; input timings are measured at  $V_{IL}$  and  $V_{IH}$  thresholds, output timings are measured at  $V_{OL}$  and  $V_{OH}$  thresholds;  $T_A = 25$ °C.

| Parameters 1,2                                                                                            | Symbol            | Min | Max         | Units    |
|-----------------------------------------------------------------------------------------------------------|-------------------|-----|-------------|----------|
| SCL clock frequency                                                                                       | f <sub>SCL</sub>  | _   | 400         | kHz      |
| Clock low time                                                                                            | t <sub>LOW</sub>  | 4.7 | _           | μs       |
| Clock high time                                                                                           | t <sub>HIGH</sub> | 4.0 | _           | μs       |
| Start condition hold time (before first pulse clock)                                                      | t <sub>HDST</sub> | 4.0 | _           | μs       |
| Setup time for repeated start                                                                             | tsust             | 4.7 | _           | μs       |
| Rise time of SCL and SDA $f_{SCL} \le 100 \text{ kHz}$<br>$100 \text{ kHz} < f_{SCL} \le 400 \text{ kHz}$ | t <sub>RC</sub>   | _   | 1000<br>300 | ns<br>ns |
| Fall time SCL and SDA $f_{SCL} \le 100 \text{ kHz}$<br>100 kHz $< f_{SCL} \le 400 \text{ kHz}$            |                   |     | 300<br>300  | ns<br>ns |
| Setup time for stop condition                                                                             | tsusp             | 4.7 | _           | μs       |
| SDA setup time to SCL rising                                                                              | t <sub>SUD</sub>  | 250 | _           | ns       |
| SDA input hold time from SCL falling                                                                      | t <sub>HDDI</sub> | 0   | _           | ns       |
| Bus free time between transmissions                                                                       | t <sub>BUF</sub>  | 4.7 | _           | μs       |
| Start-up time from power-up/software reset to control port ready <sup>3</sup>                             | t <sub>DPOR</sub> | _   | 200         | μs       |

<sup>1.</sup> The I<sup>2</sup>C control port uses a 8-bit register address and 8-bit data words.

<sup>2.</sup>I2C control-port timing.



3. Time from power-up measured from when VDD is within the recommended operating conditions (see Table 3-1).



### Table 3-6. Switching Specifications—SPI Control Port

Test conditions (unless specified otherwise): Ground = GND = 0 V; voltages are with respect to ground; input timings are measured at  $V_{IL}$  and  $V_{IH}$  thresholds, output timings are measured at  $V_{OL}$  and  $V_{OH}$  thresholds;  $T_A = 25^{\circ}C$ .

| Parameters 1,2                                                      | Symbol            | Min | Max | Units |
|---------------------------------------------------------------------|-------------------|-----|-----|-------|
| SCK clock frequency                                                 | f <sub>SCL</sub>  | _   | 6   | MHz   |
| SCK edge to CS falling <sup>3</sup>                                 | t <sub>SPI</sub>  | 500 | _   | ns    |
| CS high time between transmissions                                  | t <sub>CSH</sub>  | 1   | _   | μs    |
| CS falling to SCK rising edge                                       | t <sub>CSS</sub>  | 20  | _   | ns    |
| SCK pulse width low                                                 | t <sub>SCL</sub>  | 66  | _   | ns    |
| SCK pulse width high                                                | tscн              | 66  | _   | ns    |
| SDI to SCK rising setup time                                        | t <sub>DSU</sub>  | 40  | _   | ns    |
| SCK rising to SDI hold time 4                                       | t <sub>DH</sub>   | 15  | _   | ns    |
| Rise time of SCK and SDI <sup>5</sup>                               | t <sub>R2</sub>   | _   | 100 | ns    |
| Fall time of SCK and SDI <sup>5</sup>                               | t <sub>F2</sub>   | _   | 100 | ns    |
| Delay from supply voltage stable to control port ready <sup>6</sup> | t <sub>DPOR</sub> | _   | 200 | μs    |

<sup>1.</sup> The SPI control port uses a 7-bit register address and 8-bit data words.



- $3.t_{SPI}$  is only needed before first falling edge of  $\overline{CS}$  after power is applied;  $t_{SPI}$  is 0 all other times.
- 4. Data must be held for sufficient time to bridge the transition time of SCK.
- 5. For f<sub>SCK</sub> < 1 MHz.
- 6. The supply voltage is considered stable when VDD is within the recommended operating conditions (see Table 3-1).

<sup>2.</sup>SPI control-port timing.



## **Contacting Cirrus Logic Support**

For all product questions and inquiries, contact a Cirrus Logic Sales Representative.

To find one nearest you, go to www.cirrus.com.

#### IMPORTANT NOTICE

"Advance" product information describes products that are in development and subject to substantial development changes. For the purposes of our terms and conditions of sale, "Preliminary" or "Advanced" datasheets are nonfinal datasheets that include, but are not limited to, datasheets marked as "Target", "Advance", "Product Preview", "Preliminary Technical Data" and/or "Preproduction." Products provided with any such datasheet are therefore subject to relevant terms and conditions associated with "Preliminary" or "Advanced" designations, as set out in our terms and conditions of sale, including but not limited to that Cirrus Logic expressly disclaims any warranties with respect to such products. The products and services of Cirrus Logic International (UK) Limited; Cirrus Logic, Inc.; and other companies in the Cirrus Logic group (collectively either "Cirrus Logic" or "Cirrus") are sold subject to Cirrus Logic's terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, indemnification, and limitation of liability. Software is provided pursuant to applicable license terms. Cirrus Logic reserves the right to make changes to its products and specifications or to discontinue any product or service. Customers should therefore obtain the latest version of relevant information from Cirrus Logic to verify that the information is current and complete. Testing and other quality control techniques are utilized to the extent Cirrus Logic deems necessary. Specific testing of all parameters of each device is not necessarily performed. In order to minimize risks associated with customer applications, the customer must use adequate design and operating safeguards to minimize inherent or procedural hazards. Cirrus Logic is not liable for applications assistance or customer product design. The customer is solely responsible for its overall product design, end-use applications, and system security, including the specific manner in which it uses Cirrus Logic components. Cert

CIRRUS LOGIC PRODUCTS ARE NOT DESIGNED, TESTED, INTENDED OR WARRANTED FOR USE (1) WITH OR IN IMPLANTABLE PRODUCTS OR FDA/MHRA CLASS III (OR EQUIVALENT CLASSIFICATION) MEDICAL DEVICES, OR (2) IN ANY PRODUCTS, APPLICATIONS OR SYSTEMS, INCLUDING WITHOUT LIMITATION LIFE-CRITICAL MEDICAL EQUIPMENT OR SAFETY OR SECURITY EQUIPMENT, WHERE MALFUNCTION OF THE PRODUCT COULD CAUSE PERSONAL INJURY, DEATH, SEVERE PROPERTY DAMAGE OR SEVERE ENVIRONMENTAL HARM. INCLUSION OF CIRRUS LOGIC PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND CIRRUS LOGIC DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS LOGIC PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER'S CUSTOMER'S CUSTOMER'S CUSTOMER USES OR PERMITS THE USE OF CIRRUS LOGIC PRODUCTS IN SUCH A MANNER, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY CIRRUS LOGIC, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUDING ATTORNEYS' FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES.

This document is the property of Cirrus Logic, and you may not use this document in connection with any legal analysis concerning Cirrus Logic products described herein. No license to any technology or intellectual property right of Cirrus Logic or any third party is granted herein, including but not limited to any patent right, copyright, mask work right, or other intellectual property rights. Any provision or publication of any third party's products or services does not constitute Cirrus Logic's approval, license, warranty or endorsement thereof. Cirrus Logic gives consent for copies to be made of the information contained herein only for use within your organization with respect to Cirrus Logic integrated circuits or other products of Cirrus Logic, and only if the reproduction is without alteration and is accompanied by all associated copyright, proprietary and other notices and conditions (including this notice). This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale. This document and its information is provided "AS IS" without warranty of any kind (express or implied). All statutory warranties and conditions are excluded to the fullest extent possible. No responsibility is assumed by Cirrus Logic for the use of information herein, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. Cirrus Logic, Cirrus, the Cirrus Logic logo design, and SoundClear are among the trademarks of Cirrus Logic. Other brand and product names may be trademarks or service marks of their respective owners.

Copyright © 2023-2024 Cirrus Logic, Inc. and Cirrus Logic International Semiconductor Ltd. All rights reserved.