

# Low-Power Audio DSP with Microphone Interface

### Features

- Halo Core™ digital signal processor
  - Dual MAC, 100 MHz audio signal processor
  - 280 kB program memory, 768 kB data memory
  - FFT, LMS, and FIR accelerators
- · Event logger with time-stamp and interrupt functions
- Integrated multichannel 24-bit audio processor
  - 104 dB signal-to-noise ratio (SNR) mic input (16 kHz)
- · Programmable wideband, multimic audio processing
- Multichannel isochronous sample-rate conversion
- Up to four analog or digital microphone (DMIC) inputs
- Ultrasonic signal detection and demodulation

- Digital (PDM) output interface
- Two multichannel audio serial ports (ASP), supporting data formats up to 192 kHz, 32 bits
- Flexible clocking configuration, incorporating a low-power frequency-locked loop (FLL)
- Configurable functions on up to 16 general-purpose input/output (GPIO) pins
- Integrated regulator and charge-pump circuits
  - Switchable microphone supply/bias outputs
- WLCSP and QFN package variants, 0.4 mm pitch

## Applications

- · Smartphones and mobile accessories
- · Always-on voice-triggered devices







## Description

The CS48L32 is a high-performance low-power audio DSP for smartphones and other portable audio devices. The CS48L32 combines a programmable Halo Core DSP with a variety of power-efficient fixed-function audio processors.

The Halo Core DSP supports multiple concurrent audio features, including voice-trigger detection, noise reduction, media enhancement, and many more. Support for third-party DSP programming provides far-reaching opportunities for product differentiation. The Halo Core DSP is integrated within a fully flexible, all-digital mixing and routing engine with sample rate converters, for wide use-case flexibility.

The CS48L32 supports up to four analog inputs or up to four PDM digital inputs. Low-power input modes are available for always-on (e.g., voice-trigger) functionality using either analog or digital input. Two further digital audio serial ports are provided, each supporting a wide range of standard audio sample rates and serial interface formats.

The audio serial port (ASP) interfaces support multichannel, 32-bit operation at sample rates up to 192 kHz. The integrated FLL provides support for a wide range of system-clock frequencies.

The CS48L32 is configured using the SPI<sup>™</sup> interface. The device is powered from 1.8 V and 1.2 V supplies. The power, clocking, and output driver architectures are designed to maximize battery life in voice, music, and standby modes.

# Table of Contents



# **1** Pin Descriptions

# 1.1 WLCSP Pinout



Figure 1-1. Top-Down (Through-Package) View—64-ball WLCSP Package



# 1.2 QFN Pinout



Figure 1-2. Top-Down (Through-Package) View-64-pad QFN Package

# 1.3 Pin Descriptions

Table 1-1 describes each pin on the CS48L32. Note that pins that share a common name should be tied together on the printed circuit board (PCB).

PU = Pull-up, PD = Pull-down, K = Bus keeper, H = Hysteresis on CMOS input, Z = Hi-Z (High impedance), C = CMOS, OD = Open drain.

| Pin Name                | Pin #<br>(WLCSP) | Pin #<br>(QFN) | Power<br>Supply                        | I/O | Pin Description                                                                                   | Digital Pad<br>Attributes | State at Reset |
|-------------------------|------------------|----------------|----------------------------------------|-----|---------------------------------------------------------------------------------------------------|---------------------------|----------------|
|                         |                  |                |                                        |     | Analog I/O                                                                                        |                           |                |
| CP_FILT                 | C8               | 3              |                                        | 0   | Charge Pump output decoupling pin                                                                 | _                         | Output         |
| CP_FLYN                 | D7               | 2              | _                                      | 0   | Charge Pump fly-back capacitor pin                                                                | _                         | _              |
| CP_FLYP                 | C7               | 64             |                                        | 0   | Charge Pump fly-back capacitor pin                                                                | _                         |                |
| IN1LN_1/IN1_<br>PDMCLK  | B3               | 53             | VOUT_MIC or<br>MICBIAS1 <sup>[1]</sup> | I/O | Left-channel negative differential mic/line input/<br>IN1 PDM clock.                              | С                         | IN1LN_1 input  |
| IN1LN_2                 | B5               | 56             | VOUT_MIC                               | I   | Left-channel negative differential mic/line input.                                                | _                         | Input          |
| IN1LP_1/IN1_<br>PDMDATA | B2               | 52             | VOUT_MIC or<br>MICBIAS1 [1]            | Ι   | Left-channel single-ended mic/line input/positive differential mic/line input/IN1 PDM data input. | PD/H                      | IN1LP_1 input  |
| IN1LP_2                 | A6               | 57             | VOUT_MIC                               | I   | Left-channel single-ended mic/line input/positive differential mic/line input.                    | _                         | Input          |



#### Table 1-1. Pin Descriptions (Cont.)

PU = Pull-up, PD = Pull-down, K = Bus keeper, H = Hysteresis on CMOS input, Z = Hi-Z (High impedance), C = CMOS, OD = Open drain.

| Pin Name                  | Pin #<br>(WLCSP) | Pin #<br>(QFN) | Power<br>Supply             | I/O | Pin Description                                                                                                                    | Digital Pad<br>Attributes | State at Reset                  |
|---------------------------|------------------|----------------|-----------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------------|
| IN1RN_1/IN2_<br>PDMCLK    | B4               | 55             | VOUT_MIC or<br>MICBIAS1 [1] | I/O | Right-channel negative differential mic/line input/IN2 PDM clock.                                                                  | С                         | IN1RN_1 input                   |
| IN1RN_2                   | C5               | 59             | VOUT_MIC                    | Ι   | Right-channel negative differential mic/line input.                                                                                | —                         | Input                           |
| in1rp_1/in2_<br>PDMDATA   | A5               | 54             | VOUT_MIC or<br>MICBIAS1 [1] | Ι   | Right-channel single-ended mic/line input/<br>positive differential mic/line input/IN2 PDM data<br>input.                          | PD/H                      | IN1RP_1 input                   |
| IN1RP_2                   | C4               | 58             | VOUT_MIC                    | I   | Right-channel single-ended mic/line input/<br>positive differential mic/line input.                                                | —                         | Input                           |
| MICBIAS1A                 | D6               | 63             | VOUT_MIC                    | 0   | Microphone bias 1A                                                                                                                 | _                         | Output                          |
| MICBIAS1B                 | C6               | 62             | VOUT_MIC                    | 0   | Microphone bias 1B                                                                                                                 | —                         | Output                          |
| MICBIAS1C                 | B6               | 61             | VOUT_MIC                    | 0   | Microphone bias 1C                                                                                                                 | _                         | Output                          |
| VOUT_MIC                  | A7               | 60             | _                           | 0   | LDO2 output decoupling pin (generated<br>internally by CS48L32). Can also be used as<br>reference/supply for external microphones. | _                         | Output                          |
| VREF_FILT                 | B1               | 51             | _                           | 0   | Band-gap reference external capacitor connection                                                                                   | _                         | Output                          |
|                           |                  |                |                             |     | Digital I/O                                                                                                                        |                           |                                 |
| ASP1_BCLK/<br>GPIO5       | E5               | 17             | VDD_IO                      | I/O | Audio serial port 1 bit clock/GPIO5                                                                                                | PU/PD/K/H/<br>Z/C/OD      | GPIO5 input<br>with bus-keeper  |
| ASP1_DIN/<br>GPIO4        | H7               | 7              | VDD_IO                      | Ι   | Audio serial port 1 data input/GPIO4                                                                                               | PU/PD/K/H/<br>C/OD        | GPIO4 input<br>with bus-keepe   |
| ASP1_DOUT/<br>GPIO3       | G7               | 8              | VDD_IO                      | 0   | Audio serial port 1 data output/GPIO3                                                                                              | PU/PD/K/H/<br>Z/C/OD      | GPIO3 input<br>with bus-keepe   |
| ASP1_<br>FSYNC/<br>GPIO6  | F6               | 9              | VDD_IO                      | I/O | Audio serial port 1 frame sync/GPIO6                                                                                               | PU/PD/K/H/<br>Z/C/OD      | GPIO6 input<br>with bus-keeper  |
| ASP2_BCLK/<br>GPIO9       | D4               | 22             | VDD_IO                      | I/O | Audio serial port 2 bit clock/GPIO9                                                                                                | PU/PD/K/H/<br>Z/C/OD      | GPIO9 input<br>with bus-keeper  |
| ASP2_DIN/<br>GPIO8        | H5               | 21             | VDD_IO                      | I/O | Audio serial port 2 data input/GPIO8                                                                                               | PU/PD/K/H/<br>C/OD        | GPIO8 input<br>with bus-keeper  |
| ASP2_DOUT/<br>GPIO7       | G5               | 19             | VDD_IO                      | I/O | Audio serial port 2 data output/GPIO7                                                                                              | PU/PD/K/H/<br>Z/C/OD      | GPIO7 input<br>with bus-keepe   |
| ASP2_<br>FSYNC/<br>GPIO10 | F5               | 18             | VDD_IO                      | I/O | Audio serial port 2 frame sync/GPIO10                                                                                              | PU/PD/K/H/<br>Z/C/OD      | GPIO10 input<br>with bus-keeper |
| AUXPDM1_<br>CLK           | F3               | 28             | VDD_IO                      | I/O | Auxiliary PDM 1 clock                                                                                                              | PD/H/C                    | Input                           |
| AUXPDM1_<br>DOUT          | E3               | 29             | VDD_IO                      | 0   | Auxiliary PDM 1 data output                                                                                                        | С                         | Output                          |
| AUXPDM2_<br>CLK           | F2               | 30             | VDD_IO                      | I/O | Auxiliary PDM 2 clock                                                                                                              | PD/H/C                    | Input                           |
| AUXPDM2_<br>DOUT          | G2               | 31             | VDD_IO                      | 0   | Auxiliary PDM 2 data output                                                                                                        | С                         | Output                          |
| GPIO1                     | E6               | 10             | VDD_IO                      | I/O | GPI01                                                                                                                              | PU/PD/K/H/<br>C/OD        | GPIO1 input<br>with bus-keeper  |
| GPIO2                     | F7               | 16             | VDD_IO                      | I/O | GPIO2                                                                                                                              | PU/PD/K/H/<br>C/OD        | GPIO2 input<br>with bus-keeper  |
| IRQ                       | E7               | 5              | VDD_IO                      | 0   | Interrupt request (IRQ) output (default is active low)                                                                             | C/OD                      | Open-drain<br>output            |
| MCLK1                     | G8               | 15             | VDD_IO                      | Ι   | Master clock 1                                                                                                                     | PD/H                      | Input                           |
| RESET                     | D5               | 4              | VDD_IO                      | I   | Digital reset input (active low)                                                                                                   | PU/PD/K/H                 | Input with<br>pull-up           |



#### Table 1-1. Pin Descriptions (Cont.)

PU = Pull-up, PD = Pull-down, K = Bus keeper, H = Hysteresis on CMOS input, Z = Hi-Z (High impedance), C = CMOS, OD = Open drain.

| Pin Name             | Pin #<br>(WLCSP)             | Pin #<br>(QFN)                                                               | Power<br>Supply | I/O | Pin Description                                                                                                           | Digital Pad<br>Attributes | State at Reset                  |
|----------------------|------------------------------|------------------------------------------------------------------------------|-----------------|-----|---------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------------|
| SPI1_MISO            | H4                           | 26                                                                           | VDD_IO          | 0   | SPI1 control interface Master In <u>Slave Out</u> data.<br>SPI1_MISO is high impedance if <u>SPI1_SS</u> is not asserted. | Z/C                       | Output                          |
| SPI1_MOSI            | F4                           | 24                                                                           | VDD_IO          | I   | SPI1 control interface Master Out Slave In data                                                                           | H/OD                      | Input                           |
| SPI1_SCK             | E4                           | 23                                                                           | VDD_IO          | I   | SPI1 control interface clock input                                                                                        | Н                         | Input                           |
| SPI1_SS              | G4                           | 25                                                                           | VDD_IO          | I   | SPI1 control interface slave select                                                                                       | Н                         | Input                           |
| SPI2_SCK/<br>GPIO12  | E2                           | 41                                                                           | VDD_IO          | I/O | SPI master interface clock output/GPIO12                                                                                  | PU/PD/K/H/<br>C/OD        | GPIO12 input<br>with bus-keeper |
| SPI2_SIO0/<br>GPIO13 | G1                           | 33                                                                           | VDD_IO          | I/O | SPI master interface Data 0 input/output/<br>GPIO13                                                                       | PU/PD/K/H/<br>C/OD        | GPIO13 input<br>with bus-keeper |
| SPI2_SIO1/<br>GPIO14 | F1                           | 40                                                                           | VDD_IO          | I/O | SPI master interface Data 1 input/output/<br>GPIO14                                                                       | PU/PD/K/H/<br>C/OD        | GPIO14 input<br>with bus-keeper |
| SPI2_SIO2/<br>GPIO15 | D3                           | 42                                                                           | VDD_IO          | I/O | SPI master interface Data 2 input/output/<br>GPIO15                                                                       | PU/PD/K/H/<br>C/OD        | GPIO15 input<br>with bus-keeper |
| SPI2_SIO3/<br>GPIO16 | H2                           | 32                                                                           | VDD_IO          | I/O | SPI master interface Data 3 input/output/<br>GPIO16                                                                       | PU/PD/K/H/<br>C/OD        | GPIO16 input with bus-keeper    |
| SPI2_SS/<br>GPIO11   | D2                           | 34                                                                           | VDD_IO          | I/O | SPI master interface slave select/GPIO11                                                                                  | PU/PD/K/H/<br>C/OD        | GPIO11 input<br>with bus-keeper |
|                      |                              |                                                                              |                 |     | Supply                                                                                                                    |                           |                                 |
| GND_A                | A4                           | GND [2]                                                                      | _               | _   | Analog ground (return path for VDD_A)                                                                                     | _                         | _                               |
| GND_CP               | A8, B7                       | GND [2]                                                                      | _               | _   | Charge pump ground (return path for VDD_CP)                                                                               | _                         | _                               |
| GND_D                | E1, G3,<br>G6                | GND <sup>[2]</sup>                                                           | —               | _   | Digital ground (return path for VDD_D and VDD_<br>IO)                                                                     | _                         | _                               |
| GND_SUB              | A1, A2,<br>D8                | GND [2]                                                                      | _               | _   | Substrate ground (also return path for VDD_<br>FLL)                                                                       | _                         | _                               |
| VDD_A                | A3                           | 50                                                                           | —               | _   | Analog supply                                                                                                             | —                         | _                               |
| VDD_D                | D1, H6                       | 20, 43                                                                       | _               | —   | Digital core supply                                                                                                       | _                         | _                               |
| VDD_FLL              | E8                           | 6                                                                            | _               | _   | Analog FLL supply                                                                                                         | _                         | _                               |
| VDD_IO               | H3                           | 27                                                                           | —               | —   | Digital buffer (I/O) supply                                                                                               | —                         | _                               |
| VDD_CP               | B8                           | 1                                                                            | _               | —   | Analog supply for Charge Pump                                                                                             | _                         | _                               |
|                      |                              |                                                                              |                 |     | No Connect                                                                                                                |                           |                                 |
| NC                   | C1, C2,<br>C3, F8,<br>H1, H8 | 11, 12,<br>13, 14,<br>35, 36,<br>37, 38,<br>39, 44,<br>45, 46,<br>47, 48, 49 | _               | _   |                                                                                                                           | _                         | _                               |

1. The analog input functions on these pins are referenced to the VOUT\_MIC power domain. The digital input/output functions are referenced to the VOUT\_MIC or MICBIAS1 power domain, as selected by the applicable IN*n*\_PDM\_SUP field.

2.On the QFN package variant, all of the CS48L32 ground domains are connected to the exposed die pad.



# 2 Typical Connection Diagram



Figure 2-1. Typical Connection Diagram



# 3 Characteristics and Specifications

Table 3-1 defines parameters as they are characterized in this section.

#### Table 3-1. Parameter Definitions

| Parameter                                       | Definition                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Channel separation                              | Left-to-right and right-to-left channel separation is the difference in level between the active channel (driven to maximum full scale output) and the measured signal level in the idle channel at the test signal frequency. The active channel is configured and supplied with an appropriate input signal to drive a full scale output, with signal measured at the output of the associated idle channel. |
| Common-mode rejection ratio (CMRR)              | The ratio of a specified input signal (applied to both sides of a differential input), relative to the output signal that results from it.                                                                                                                                                                                                                                                                     |
| Power-supply rejection<br>ratio (PSRR)          | The ratio of a specified power supply variation relative to the output signal that results from it. PSRR is measured under quiescent signal path conditions.                                                                                                                                                                                                                                                   |
| Signal-to-noise ratio<br>(SNR)                  | A measure of the difference in level between the maximum full scale output signal and the output with no input signal applied.                                                                                                                                                                                                                                                                                 |
| Total harmonic distortion (THD)                 | The ratio of the RMS sum of the harmonic distortion products in the specified bandwidth <sup>1</sup> relative to the RMS amplitude of the fundamental (i.e., test frequency) output.                                                                                                                                                                                                                           |
| Total harmonic distortion<br>plus noise (THD+N) | The ratio of the RMS sum of the harmonic distortion products plus noise in the specified bandwidth <sup>1</sup> relative to the RMS amplitude of the fundamental (i.e., test frequency) output.                                                                                                                                                                                                                |

1.All performance measurements are specified with a 20 kHz, low-pass brick-wall filter and, where noted, an A-weighted filter. The low-pass filter removes out-of-band noise.

#### Table 3-2. Absolute Maximum Ratings

Absolute maximum ratings are stress ratings only. Permanent damage to the device may be caused by continuously operating at or beyond these limits. Device functional operating limits and guaranteed performance specifications are given under electrical characteristics at the test conditions specified.

| Parameter                           |               | Symbol                                        | Minimum                      | Maximum                       |
|-------------------------------------|---------------|-----------------------------------------------|------------------------------|-------------------------------|
| Supply voltages                     |               | VDD_D <sup>[1]</sup> , VDD_FLL <sup>[1]</sup> | –0.3 V                       | 1.52 V                        |
|                                     |               | VDD_A, VDD_CP                                 | –0.3 V                       | 2.27 V                        |
|                                     |               | VDD_IO                                        | –0.3 V                       | 4.32 V                        |
| Voltage range digital inputs        | VDD_IO domain | _                                             | V <sub>GND_SUB</sub> – 0.3 V | V <sub>VDD IO</sub> + 0.3 V   |
|                                     | INn_PDMDATA   | —                                             | V <sub>GND_SUB</sub> – 0.3 V | V <sub>VOUT_MIC</sub> + 0.3 V |
| Voltage range analog inputs         |               | IN1 <i>xx_n</i>                               | V <sub>GND_SUB</sub> – 0.3 V | V <sub>VOUT_MIC</sub> + 0.3 V |
| Ground <sup>2</sup>                 |               | GND_A, GND_D, GND_CP                          | V <sub>GND_SUB</sub> – 0.3 V | V <sub>GND_SUB</sub> + 0.3V   |
| Operating temperature range         |               | T <sub>A</sub>                                | -40°C                        | +85°C                         |
| Operating junction temperature      |               | TJ                                            | -40°C                        | +125°C                        |
| Storage temperature after soldering |               |                                               | –65°C                        | +150°C                        |



ESD-sensitive device. The CS48L32 is manufactured on a CMOS process. It is therefore generically susceptible to damage from excessive static voltages. Proper ESD precautions must be taken during handling and storage of this device. This device is qualified to current JEDEC ESD standards.

1. The VDD\_D and VDD\_FLL pins should be tied to a common supply rail. The associated power domain is referred to as VDD\_D. 2. On the QFN package variant, all of the CS48L32 ground domains are connected to the exposed die pad.



#### **Table 3-3. Recommended Operating Conditions**

| Parameter                                                 |                     | Symbol                        | Minimum      | Typical    | Maximum     | Units    |
|-----------------------------------------------------------|---------------------|-------------------------------|--------------|------------|-------------|----------|
| Digital supply range <sup>1</sup><br>Digital supply range | Core and FLL<br>I/O | VDD_D, VDD_FLL<br>VDD_IO      | 1.14<br>1.71 | 1.2<br>1.8 | 1.26<br>3.6 | V<br>V   |
| Charge pump supply range                                  |                     | VDD_CP                        | 1.71         | 1.8        | 1.89        | V        |
| Analog supply range                                       |                     | VDD_A                         | 1.71         | 1.8        | 1.89        | V        |
| Ground <sup>2,3</sup>                                     |                     | GND_D, GND_A, GND_CP, GND_SUB | —            | 0          |             | V        |
| Power supply rise time <sup>4,5</sup>                     |                     | VDD_D<br>All other supplies   | 10<br>10     | _          | 2000        | μs<br>μs |
| Operating temperature range                               |                     | T <sub>A</sub>                | -40          | _          | 85          | °C       |

Note: There are no power sequencing requirements; the supplies may be enabled and disabled in any order.

1. The VDD D and VDD FLL pins should be tied to a common supply rail. The associated power domain is referred to as VDD D.

2. The impedance between GND D, GND A, GND CP, and GND SUB must not exceed 0.1 Ω.

3. On the QFN package variant, all of the <u>CS48L32</u> ground domains are connected to the exposed die pad.

4. If the VDD\_D rise time exceeds 2 ms, RESET must be asserted during the rise and held asserted until after VDD\_D is within the recommended operating limits.

5. The specified minimum power supply rise times assume a minimum decoupling capacitance of 100 nF per pin. However, Cirrus Logic strongly advises that the recommended decoupling capacitors are present on the PCB and that appropriate layout guidelines are observed. The specified minimum power supply rise times also assume a maximum PCB inductance of 10 nH between decoupling capacitor and pin.

#### Table 3-4. Analog Input Signal Level—IN1xx

Test conditions (unless specified otherwise): VDD\_A = 1.8V; with the exception of the condition noted, the following electrical characteristics are valid across the full range of recommended operating conditions.

| Parameter                                     |                                       |   | Typical | Maximum | Units            |
|-----------------------------------------------|---------------------------------------|---|---------|---------|------------------|
| Full-scale input signal level (0 dBFS output) | Single-ended PGA input, 0 dB PGA gain | — | 0.5     | —       | V <sub>RMS</sub> |
|                                               |                                       | — | -6      | —       | dBV              |
|                                               | Differential PGA input, 0 dB PGA gain | — | 1       | —       | V <sub>RMS</sub> |
|                                               |                                       | — | 0       | _       | dBV              |

#### Notes:

- The full-scale input signal level is also the maximum analog input level, before clipping occurs.
- The maximum input signal level is reduced by 6 dB if mid-power configuration is selected.
- The full-scale input signal level changes in proportion with VDD\_A. For differential input, it is calculated as VDD\_A / 1.8.
- A 1.0V<sub>RMS</sub> differential signal equates to 0.5V<sub>RMS</sub>/–6dBV per input.
- A sinusoidal input signal is assumed.

#### Table 3-5. Analog Input Pin Characteristics

Test conditions (unless specified otherwise):  $T_A = +25^{\circ}C$ ; with the exception of the condition noted, the following electrical characteristics are valid across the full range of recommended operating conditions.

|                   | Parameter                                     | Minimum | Typical | Maximum | Units |
|-------------------|-----------------------------------------------|---------|---------|---------|-------|
| Input resistance  | Single-ended PGA input, All PGA gain settings | 9       | 10.5    | _       | kΩ    |
|                   | Differential PGA input, All PGA gain settings | 18      | 21      | _       | kΩ    |
| Input capacitance |                                               | —       | _       | 5       | pF    |

#### Table 3-6. Analog Input Gain—Programmable Gain Amplifiers (PGAs)

The following electrical characteristics are valid across the full range of recommended operating conditions.

| Parameter                   |                      | Minimum | Typical | Maximum | Units |
|-----------------------------|----------------------|---------|---------|---------|-------|
| Minimum programmable gain   |                      | _       | 0       | —       | dB    |
| Maximum programmable gain   |                      | _       | 31      | —       | dB    |
| Programmable gain step size | Guaranteed monotonic | _       | 1       | _       | dB    |

#### Table 3-7. Digital Input Signal Level—INn\_PDMDATA

The following electrical characteristics are valid across the full range of recommended operating conditions.

| Parameter                           |                                      | Minimum | Typical | Maximum | Units |
|-------------------------------------|--------------------------------------|---------|---------|---------|-------|
| Full-scale input level <sup>1</sup> | 0 dBFS digital core input, 0 dB gain | —       | -6      | —       | dBFS  |

1. The digital input signal level is measured in dBFS, where 0 dBFS is a signal level equal to the full-scale range (FSR) of the PDM input. The FSR is defined as the amplitude of a 1 kHz sine wave whose positive and negative peaks are represented by the maximum and minimum digital codes respectively—this is the largest 1 kHz sine wave that can fit in the digital output range without clipping.



#### Table 3-8. Input Path Characteristics

Test conditions (unless specified otherwise):  $VDD_IO = VDD_CP = VDD_A = 1.8 V$ ,  $VDD_D = VDD_FLL = 1.2 V$ ,  $VOUT_MIC = 3.1 V$  (powered from internal LDO);  $T_A = +25^{\circ}C$ ; 1 kHz sinusoid signal; Fs = 48 kHz; PGA gain = 0 dB, 24-bit audio data.

|                                                           | Parameter                                             |                                    | Min | Тур | Max | Units         |
|-----------------------------------------------------------|-------------------------------------------------------|------------------------------------|-----|-----|-----|---------------|
| Analog input paths (IN1xx) to                             |                                                       | ) Hz to 20 kHz, 48 kHz sample rate |     | 99  | —   | dB            |
| ADC (Differential Input Mode)                             |                                                       | 20 Hz to 8 kHz, 16 kHz sample rate | —   | 104 | —   | dB            |
|                                                           | THD, defined in Table 3-1                             | –1 dBV input                       | _   | -89 | -   | dB            |
|                                                           | THD+N, defined in Table 3-1                           | –1 dBV input                       |     | -88 | -79 | dB            |
|                                                           | Channel separation (L/R), defined in Table 3-1        |                                    | —   | 109 | —   | dB            |
|                                                           | Input-referred noise floor                            | A-weighted, PGA gain = +20 dB      | —   | 2.6 | _   | $\mu V_{RMS}$ |
|                                                           | CMRR, defined in Table 3-1                            | PGA gain = +30 dB                  |     | 83  | —   | dB            |
|                                                           |                                                       | PGA gain = 0 dB                    | —   | 72  | —   | dB            |
|                                                           | PSRR (VDD_IO, VDD_CP, VDD_A), defined in              | 100 mV (peak-peak) 217 Hz          |     | 91  | -   | dB            |
|                                                           | Table 3-1                                             | 100 mV (peak-peak) 10 kHz          |     | 81  | —   | dB            |
|                                                           | PSRR (VDD_D, VDD_FLL),<br>defined in Table 3-1        | 100 mV (peak-peak) 217 Hz          |     | 98  | —   | dB            |
|                                                           |                                                       | 100 mV (peak-peak) 10 kHz          |     | 92  | —   | dB            |
| Analog input paths (IN1xx) to<br>ADC (Single-Ended Input  |                                                       | ) Hz to 20 kHz, 48 kHz sample rate |     | 98  | —   | dB            |
| Mode)                                                     |                                                       | 20 Hz to 8 kHz, 16 kHz sample rate | —   | 103 |     | dB            |
| ,                                                         | THD, defined in Table 3-1                             | –7dB V input                       |     | -84 | —   | dB            |
|                                                           | THD+N, defined in Table 3-1                           | –7dB V input                       | —   | -83 | -78 | dB            |
|                                                           | Channel separation (L/R), defined in Table 3-1        |                                    | —   | 107 | —   | dB            |
|                                                           | Input-referred noise floor                            | A-weighted, PGA gain = +20 dB      |     | 4   | —   | $\mu V_{RMS}$ |
|                                                           | PSRR (VDD_IO, VDD_CP, VDD_A), defined in Table 3-1    | 100 mV (peak-peak) 217 Hz          |     | 77  | —   | dB            |
|                                                           |                                                       | 100 mV (peak-peak) 10 kHz          |     | 52  | —   | dB            |
|                                                           | PSRR (VDD_D, VDD_FLL),<br>defined in Table 3-1        | 100 mV (peak-peak) 217 Hz          |     | 96  | —   | dB            |
|                                                           |                                                       | 100 mV (peak-peak) 10 kHz          |     | 80  | —   | dB            |
| Analog input paths (IN1xx) to<br>ADC (Differential Input, | SNR, defined in Table 3-1                             | A-weighted                         |     | 86  | —   | dB            |
| Mid-Power Mode)                                           | THD, defined in Table 3-1                             | –7 dBV input                       |     | -81 | —   | dB            |
|                                                           | THD+N, defined in Table 3-1                           | –7 dBV input                       | —   | -80 | -74 | dB            |
|                                                           | Channel separation (L/R), defined in Table 3-1        |                                    | —   | 98  | —   | dB            |
|                                                           | Input-referred noise floor                            | A-weighted, PGA gain = +20 dB      |     | 5.4 |     | $\mu V_{RMS}$ |
|                                                           | CMRR, defined in Table 3-1                            | PGA gain = +30 dB                  |     | 83  | —   | dB            |
|                                                           |                                                       | PGA gain = 0 dB                    |     | 68  | —   | dB            |
|                                                           | PSRR (VDD_IO, VDD_CP, VDD_A),<br>defined in Table 3-1 | 100 mV (peak-peak) 217 Hz          |     | 87  | _   | dB            |
|                                                           |                                                       | 100 mV (peak-peak) 10 kHz          |     | 70  | —   | dB            |
|                                                           | PSRR (VDD_D, VDD_FLL),<br>defined in Table 3-1        | 100 mV (peak-peak) 217 Hz          |     | 96  | —   | dB            |
|                                                           |                                                       | 100 mV (peak-peak) 10 kHz          | —   | 73  | —   | dB            |



### Table 3-9. Digital Input/Output

The following electrical characteristics are valid across the full range of recommended operating conditions.

|                                                | Parameter                                  |                                   | Minimum                    | Typical | Maximum                    | Units |
|------------------------------------------------|--------------------------------------------|-----------------------------------|----------------------------|---------|----------------------------|-------|
| Digital I/O (except                            | Input HIGH level                           | V <sub>VDD IO</sub> = 1.71–1.98 V | $0.75 \times V_{VDD IO}$   | _       | —                          | V     |
| Digital I/O (except                            |                                            | V <sub>VDD</sub> = 2.25–2.75 V    | 0.8 × Vvo                  | —       | _                          |       |
| IN <i>n</i> _PDMCLK) <sup>1</sup>              |                                            | V <sub>VDD_IO</sub> = 2.97–3.6 V  | $0.7 \times V_{VDD}$ IO    | —       | —                          |       |
|                                                | Input LOW level                            | V <sub>VDD_IO</sub> = 1.71–1.98 V |                            |         | $0.3 \times V_{VDD_{IO}}$  | V     |
|                                                |                                            | V <sub>VDD IO</sub> = 2.25–2.75 V | —                          | —       | $0.25 \times V_{VDD}$ IO   |       |
|                                                |                                            | V <sub>VDD_IO</sub> = 2.97–3.6 V  | —                          | —       | $0.2 \times V_{VDD_{IO}}$  |       |
|                                                | Output HIGH level (I <sub>OH</sub> = 1 mA) | V <sub>VDD IO</sub> = 1.71–1.98 V | $0.75 \times V_{VDD IO}$   | _       | —                          | V     |
|                                                |                                            | V <sub>VDD_IO</sub> = 2.25–2.75 V | $0.65 \times V_{VDD_{IO}}$ | —       | —                          |       |
|                                                |                                            | V <sub>VDD_IO</sub> = 2.97–3.6 V  | $0.7 \times V_{VDD_{IO}}$  | —       | —                          |       |
|                                                | Output LOW level (I <sub>OL</sub> = -1mA)  | V <sub>VDD_IO</sub> = 1.71–1.98 V | —                          | —       | $0.25 \times V_{VDD_{IO}}$ | V     |
|                                                |                                            | $V_{VDD}$ = 2.25–2.75 V           | —                          | —       | 0.3 × V <sub>VDD</sub> 10  |       |
|                                                |                                            | $V_{VDD_{IO}} = 2.97 - 3.6 V$     | —                          | —       | $0.15 \times V_{VDD_IO}$   |       |
|                                                | Input capacitance                          |                                   | —                          | _       | 5                          | pF    |
|                                                | Input leakage                              |                                   | -10                        | _       | 10                         | μA    |
|                                                | Pull-up/pull-down resistance (wher         | e applicable)                     | 35                         | _       | 55                         | kΩ    |
| DMIC I/O                                       | INn_PDMDATA input HIGH level               |                                   | $0.65 \times V_{SUP}$      | _       | —                          | V     |
| (INn_PDMDATA and<br>INn_PDMCLK) <sup>1,2</sup> | INn_PDMDATA input LOW level                |                                   | —                          |         | $0.35 \times V_{SUP}$      | V     |
|                                                | INn_PDMCLK output HIGH level               | I <sub>OH</sub> = 1 mA            | $0.8 \times V_{SUP}$       | _       | —                          | V     |
|                                                | INn_PDMCLK output LOW level                | I <sub>OL</sub> = -1 mA           | —                          |         | $0.2 \times V_{SUP}$       | V     |
|                                                | Input capacitance                          |                                   | —                          | 25      |                            | pF    |
|                                                | Input leakage                              |                                   | -1                         | —       | 1                          | μΑ    |
| GPIO <i>n</i>                                  | Clock output frequency GPIO p              | oin as OPCLK or FLL output        |                            |         | 50                         | MHz   |

1.Note that digital input pins should not be left floating. Undriven digital inputs can be held at Logic 0 or Logic 1 levels using pull resistors or bus-keeper circuits if required. 2.IN*n*\_PDMDATA and IN*n*\_PDMCLK are referenced to a selectable supply, V<sub>SUP</sub>, according to the IN*n*\_PDM\_SUP fields.



#### Table 3-10. Miscellaneous Characteristics

Test conditions (unless specified otherwise):  $VDD_IO = VDD_CP = VDD_A = 1.8 V$ ,  $VDD_D = VDD_FLL = 1.2 V$ ,  $VOUT_MIC = 3.1 V$  (powered from internal LDO);  $T_A = +25^{\circ}C$ ; 1 kHz sinusoid signal; Fs = 48 kHz; PGA gain = 0 dB, 24-bit audio data.

|                                         | Parameter                                                                                                                                           | Min  | Тур | Мах        | Units         |
|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------------|---------------|
| Microphone bias                         | Minimum bias voltage <sup>2</sup>                                                                                                                   | -5%  | 1.5 | +5%        | V             |
| (MICBIAS1x) 1                           | Maximum bias voltage                                                                                                                                | -5%  | 2.8 | +5%        | V             |
|                                         | Bias voltage output step size                                                                                                                       | 0.05 | 0.1 | 0.15       | V             |
|                                         | Bias voltage accuracy                                                                                                                               | -5%  | —   | +5%        | V             |
|                                         | Bias current <sup>3</sup> Regulator Mode (MICB1_BYPASS = 0), V <sub>VOUT_MIC</sub> – V <sub>MICBIAS</sub> >200 mV<br>Bypass Mode (MICB1_BYPASS = 1) | _    |     | 2.4<br>5.0 | mA<br>mA      |
|                                         | Output noise density Regulator Mode (MICB1 BYPASS = 0), MICB1 LVL = 0x4,<br>Load current = 1 mA, measured at 1 kHz                                  | _    | 50  | _          | nV/√Hz        |
|                                         | Integrated noise voltage Regulator Mode (MICB1_BYPASS = 0), MICB1_LVL = 0x4,<br>Load current = 1 mA, 100 Hz to 7 kHz, A-weighted                    |      | 3   | _          | $\mu V_{RMS}$ |
|                                         | PSRR (VDD_IO, VDD_CP, VDD_A), 100 mV (peak-peak) 217 Hz                                                                                             | _    | 92  |            | dB            |
|                                         | defined in Table 3-1 100 mV (peak-peak) 10 kHz                                                                                                      | —    | 95  | —          | dB            |
|                                         | PSRR (VDD_D, VDD_FLL), 100 mV (peak-peak) 217 Hz                                                                                                    | _    | 100 | _          | dB            |
|                                         | defined in Table 3-1 100 mV (peak-peak) 10 kHz                                                                                                      | —    | 100 | —          | dB            |
|                                         | Load capacitance <sup>3</sup> Regulator Mode (MICB1 BYPASS = 0), MICB1 EXT CAP = 0                                                                  | —    | _   | 50         | pF            |
|                                         | Regulator Mode (MICB1_BYPASS = 0), MICB1_EXT_CAP = 1                                                                                                | 0.1  | 1.0 | 10         | μF            |
|                                         | Output discharge resistance MICB1x_EN = 0, MICB1x_DISCH = 1                                                                                         | 1.8  | 2.4 | 3          | kΩ            |
| VOUT_MIC                                | Output voltage                                                                                                                                      | 0.9  |     | 3.3        | V             |
| Charge Pump<br>and Regulator            | Programmable output voltage step size LDO2_VSEL = 0x00–0x14 (0.9–1.4V)                                                                              | —    | 25  | _          | mV            |
| (CP2 and LDO2)                          | LDO2_VSEL = 0x14 to 0x27 (1.4 V-3.3 V)                                                                                                              | —    | 100 | —          | mV            |
| . , , , , , , , , , , , , , , , , , , , | Output current                                                                                                                                      |      |     | 8          | mA            |
|                                         | Start-up time 4.7 µF on VOUT_MIC                                                                                                                    | _    | 1.0 | 2.5        | ms            |
| Frequency-Lock                          | Output frequency                                                                                                                                    | 45   | _   | 50         | MHz           |
| ed Loop (FLL1)                          | Lock Time F <sub>REF</sub> = 32 kHz, F <sub>FLL</sub> = 49.152 MHz                                                                                  | _    | 5   | _          | ms            |
|                                         | F <sub>REF</sub> = 12 MHz, F <sub>FLL</sub> = 49.152 MHz                                                                                            | —    | 1   | —          | ms            |
| RESET pin input                         | RESET input pulse width <sup>4</sup>                                                                                                                | 1    | _   | —          | μs            |

1.No capacitor on MICBIAS1x. In Regulator Mode, it is required that V<sub>VOUT MIC</sub> – V<sub>MICBIAS</sub> > 200 mV.

2.Regulator Mode (MICB1 BYPASS = 0), Load current  $\leq$  1.0 mA.

3. Bias current and load capacitance specifications are for the MICBIAS1 generator (i.e., total current/capacitance across all MICBIAS1x outputs).

4. To trigger a hardware reset, the RESET input must be asserted for longer than this duration.

#### Table 3-11. Device Reset Thresholds

The following electrical characteristics are valid across the full range of recommended operating conditions.

| Paran                  | neter                       | Symbol              | Minimum | Typical | Maximum | Units |
|------------------------|-----------------------------|---------------------|---------|---------|---------|-------|
| VDD_A reset threshold  | V <sub>VDD_A</sub> rising   | V <sub>VDD_A</sub>  | —       | _       | 1.66    | V     |
| _                      | V <sub>VDD_A</sub> falling  | -                   | 1.06    |         | 1.44    | V     |
| VDD_D reset threshold  | V <sub>VDD_D</sub> rising   | V <sub>VDD D</sub>  | —       |         | 1.04    | V     |
| _                      | V <sub>VDD_D</sub> falling  | -                   | 0.41    | —       | 0.70    | V     |
| VDD_IO reset threshold | V <sub>VDD IO</sub> rising  | V <sub>VDD IO</sub> | —       | _       | 1.66    | V     |
| _                      | V <sub>VDD</sub> IO falling |                     | 1.06    | —       | 1.44    | V     |

**Note:** The reset thresholds are derived from simulations only, across all operational and process corners. Device performance is not assured outside the voltage ranges defined in Table 3-3.



#### Table 3-12. System Clock and Frequency-Locked Loop (FLL)

The following timing information is valid across the full range of recommended operating conditions.

|                             | I                   | Parameter                                  | Minimum | Typical | Maximum | Units |
|-----------------------------|---------------------|--------------------------------------------|---------|---------|---------|-------|
| Master clock                | MCLK cycle time     | MCLK as input to FLL, FLL1_REFCLK_DIV = 00 | 77      | _       | —       | ns    |
| timing (MCLK1) <sup>1</sup> |                     | MCLK as input to FLL, FLL1_REFCLK_DIV = 01 |         | —       | —       | ns    |
|                             |                     | MCLK as input to FLL, FLL1_REFCLK_DIV = 10 |         | —       | —       | ns    |
|                             |                     | MCLK as input to FLL, FLL1_REFCLK_DIV = 11 |         | —       | —       | ns    |
|                             |                     | MCLK as direct SYSCLK source               | 20      |         | —       | ns    |
|                             | MCLK duty cycle     | MCLK as input to FLL                       | 80:20   | _       | 20:80   | %     |
|                             |                     | MCLK as direct SYSCLK source               | 60:40   |         | 40:60   | %     |
| Frequency-locked            | FLL input frequency | FLL1_REFCLK_DIV = 00                       | 0.032   | —       | 13      | MHz   |
| loop (FLL1)                 |                     | FLL1_REFCLK_DIV = 01                       | 0.064   | —       | 26      | MHz   |
|                             |                     | FLL1_REFCLK_DIV = 10                       |         | —       | 52      | MHz   |
|                             |                     | FLL1_REFCLK_DIV = 11                       | 0.256   |         | 80      | MHz   |
| Internal clocking           | SYSCLK frequency    | SYSCLK_FREQ = 000, SYSCLK_FRAC = 0         | -1%     | 6.144   | +1%     | MHz   |
|                             |                     | SYSCLK_FREQ = 000, SYSCLK_FRAC = 1         | -1%     | 5.6448  | +1%     | MHz   |
|                             |                     | SYSCLK_FREQ = 001, SYSCLK_FRAC = 0         | -1%     | 12.288  | +1%     | MHz   |
|                             |                     | SYSCLK_FREQ = 001, SYSCLK_FRAC = 1         | -1%     | 11.2896 | +1%     | MHz   |
|                             |                     | SYSCLK_FREQ = 010, SYSCLK_FRAC = 0         |         | 24.576  | +1%     | MHz   |
|                             |                     | SYSCLK_FREQ = 010, SYSCLK_FRAC = 1         | -1%     | 22.5792 | +1%     | MHz   |
|                             |                     | SYSCLK_FREQ = 011, SYSCLK_FRAC = 0         | -1%     | 49.152  | +1%     | MHz   |
|                             |                     | SYSCLK_FREQ = 011, SYSCLK_FRAC = 1         | -1%     | 45.1584 | +1%     | MHz   |
|                             |                     | SYSCLK_FREQ = 100, SYSCLK_FRAC = 0         |         | 98.304  | +1%     | MHz   |
|                             |                     | SYSCLK_FREQ = 100, SYSCLK_FRAC = 1         | -1%     | 90.3168 | +1%     | MHz   |

1.If MCLK1 is selected as a source for SYSCLK (either directly or via the FLL), the frequency must be within 1% of the SYSCLK\_FREQ setting.

#### Table 3-13. Digital Input (PDM/DMIC) Interface Timing

The following timing information is valid across the full range of recommended operating conditions.

| Parameter <sup>1</sup>                                | Symbol                          | Minimum | Typical | Maximum | Units |
|-------------------------------------------------------|---------------------------------|---------|---------|---------|-------|
| INn_PDMCLK cycle time                                 | t <sub>CY</sub>                 | 160     | 163     | 1432    | ns    |
| INn_PDMCLK duty cycle                                 | _                               | 45      | —       | 55      | %     |
| INn_PDMCLK rise/fall time (25 pF load, 1.8 V supply)  | t <sub>r</sub> , t <sub>f</sub> | 5       | _       | 30      | ns    |
| INn_PDMDATA (left) setup time to falling PDMCLK edge  | t <sub>LSU</sub>                | 15      | _       | —       | ns    |
| INn_PDMDATA (left) hold time from falling PDMCLK edge | t <sub>LH</sub>                 | 0       | —       | —       | ns    |
| INn_PDMDATA (right) setup time to rising PDMCLK edge  | t <sub>RSU</sub>                | 15      | _       | —       | ns    |
| INn_PDMDATA (right) hold time from rising PDMCLK edge | t <sub>RH</sub>                 | 0       | _       | —       | ns    |

**Note:** The voltage reference for the DMIC interfaces is selectable, using the IN*n*\_PDM\_SUP fields—each interface may be referenced to VOUT\_MIC or MICBIAS1.

1.PDM/DMIC interface timing





### Table 3-14. AUX PDM Interface Timing

The following timing information is valid across the full range of recommended operating conditions.

|             | Parameter <sup>1</sup>                         |               | Symbol                          | Minimum | Typical | Maximum | Units |
|-------------|------------------------------------------------|---------------|---------------------------------|---------|---------|---------|-------|
| Master Mode | AUXPDMn_CLK cycle time                         |               | t <sub>CY</sub>                 | 320     |         | 1432    | ns    |
|             | AUXPDMn_CLK duty cycle                         |               | —                               | 45      | _       | 55      | %     |
|             | AUXPDMn_CLK rise/fall time (25 pF load, VDD_IC | O = 1.8 V)    | t <sub>r</sub> , t <sub>f</sub> | 5       | _       | 30      | ns    |
|             | AUXPDMn_DOUT valid from active CLK edge        | Analog input  | t <sub>DV</sub>                 | —       | _       | 15      | ns    |
|             | AUXPDMn_DOUT hold from active CLK edge         | Analog input  | t <sub>HO</sub>                 | 0       | _       | —       | ns    |
|             | AUXPDMn_DOUT propagation delay <sup>2</sup>    | Digital input | t <sub>DD</sub>                 | —       | _       | 18      | ns    |
|             | AUXPDMn_CLK phase alignment <sup>3</sup>       | Digital input | t <sub>CD</sub>                 | -5      | _       | 5       | ns    |
| Slave Mode  | AUXPDMn_CLK cycle time                         |               | t <sub>CY</sub>                 | 320     | _       | 1432    | ns    |
|             | AUXPDMn_CLK duty cycle                         |               | —                               | 45      | _       | 55      | %     |
|             | AUXPDMn_DOUT valid from active CLK edge        | Analog input  | t <sub>DV</sub>                 | —       | —       | 20      | ns    |
|             | AUXPDMn_DOUT hold from active CLK edge         | Analog input  | t <sub>HO</sub>                 | 0       | _       | —       | ns    |
|             | AUXPDMn_DOUT propagation delay <sup>2</sup>    | Digital input | t <sub>DD</sub>                 | —       | _       | 18      | ns    |
|             | AUXPDMn_CLK propagation delay <sup>4</sup>     | Digital input | t <sub>CD</sub>                 | —       |         | 20      | ns    |

1.AUX PDM interface timing.



AUXPDMn\_DOUT (output)

2.DOUT propagation delay is measured from a rising/falling edge on INn\_PDMDATA to the corresponding edge at AUXPDMn\_DOUT.
3.In Master Mode, CLK phase alignment represents the timing of the AUXPDMn\_CLK signal with respect to the INn\_PDMCLK.
4.In Slave Mode, CLK propagation delay is measured from a rising/falling edge on AUXPDMn\_CLK to the corresponding edge at INn\_PDMCLK.



#### Table 3-15. Audio Serial Port—Master Mode

Test conditions (unless specified otherwise): C<sub>LOAD</sub> = 25 pF (output pins); BCLK slew (10% to 90%) = 3.7–5.6 ns; with the exception of the conditions noted, the following electrical characteristics are valid across the full range of recommended operating conditions.

|              | Parameter <sup>1</sup>                                                    | Symbol            | Minimum | Typical | Maximum | Units |
|--------------|---------------------------------------------------------------------------|-------------------|---------|---------|---------|-------|
| Master Mode  | ASP <i>n</i> _BCLK cycle time                                             | t <sub>BCY</sub>  | 40      |         | —       | ns    |
|              | ASPn_BCLK pulse width high                                                | t <sub>BCH</sub>  | 18      |         | —       | ns    |
|              | ASPn_BCLK pulse width low                                                 | t <sub>BCL</sub>  | 18      | _       | —       | ns    |
|              | ASP <i>n</i> _FSYNC propagation delay from BCLK falling edge <sup>2</sup> | t <sub>LRD</sub>  | 0       |         | 8.3     | ns    |
|              | ASPn_DOUT propagation delay from BCLK falling edge                        | t <sub>DD</sub>   | 0       | _       | 5       | ns    |
|              | ASPn_DIN setup time to BCLK rising edge                                   | t <sub>DSU</sub>  | 11      | _       | —       | ns    |
|              | ASPn_DIN hold time from BCLK rising edge                                  | t <sub>DH</sub>   | 0       |         | —       | ns    |
| Master Mode, | ASPn_FSYNC setup time to BCLK rising edge                                 | t <sub>LRSU</sub> | 14      |         | —       | ns    |
| Slave FSYNC  | ASPn_FSYNC hold time from BCLK rising edge                                | t <sub>LRH</sub>  | 0       | _       |         | ns    |

**Notes:** The descriptions above assume noninverted polarity of ASPn\_BCLK.

1. Audio serial port timing—Master Mode. Note that BCLK and FSYNC outputs can be inverted if required; the figure shows the default, noninverted polarity.



2. The timing of the ASP*n*\_FSYNC signal is selectable. If the FSYNC advance option is enabled, the FSYNC transition is timed relative to the preceding BCLK edge. Under the required condition that BCLK is inverted in this case, the FSYNC transition is still timed relative to the falling BCLK edge.



#### Table 3-16. Audio Serial Port—Slave Mode

The following timing information is valid across the full range of recommended operating conditions, unless otherwise noted.

|                                                                        | Parameter <sup>1,2</sup>                                          | Symbol                               | Min      | Тур | Max  | Units    |
|------------------------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------|----------|-----|------|----------|
| ASPn_BCLK cycle time                                                   |                                                                   | t <sub>BCY</sub>                     | 40       | —   | —    | ns       |
| ASP <i>n_</i> BCLK pulse width high                                    | BCLK as direct SYSCLK source<br>All other conditions              | t <sub>BCH</sub><br>t <sub>BCH</sub> | 16<br>14 |     |      | ns<br>ns |
| ASP <i>n_</i> BCLK pulse width low                                     | BCLK as direct SYSCLK source<br>All other conditions              | t <sub>BCL</sub><br>t <sub>BCL</sub> | 16<br>14 | _   | _    | ns<br>ns |
| C <sub>LOAD</sub> = 15 pF (output pins),<br>BCLK slew (10%–90%) = 3 ns | ASPn_FSYNC set-up time to BCLK rising edge                        | t <sub>LRSU</sub>                    | 7        | —   | —    | ns       |
| BCLK siew $(10\% - 90\%) = 3$ hs                                       | ASPn_FSYNC hold time from BCLK rising edge                        | t <sub>LRH</sub>                     | 0        |     | —    | ns       |
|                                                                        | ASPn_DOUT propagation delay from BCLK falling edge                | t <sub>DD</sub>                      | 0        | _   | 13.6 | ns       |
|                                                                        | ASP <i>n</i> _DIN set-up time to BCLK rising edge                 | t <sub>DSU</sub>                     | 2        | _   |      | ns       |
|                                                                        | ASPn_DIN hold time from BCLK rising edge                          | t <sub>DH</sub>                      | 0        | _   |      | ns       |
|                                                                        | Master FSYNC, ASPn_FSYNC propagation delay from BCLK falling edge | t <sub>LRD</sub>                     |          |     | 12.2 | ns       |
| C <sub>LOAD</sub> = 25 pF (output pins),<br>BCLK slew (10%–90%) = 6 ns | ASPn_FSYNC set-up time to BCLK rising edge                        | t <sub>LRSU</sub>                    | 7        | _   |      | ns       |
| BCLK siew $(10\% - 90\%) = 6$ ns                                       | ASPn_FSYNC hold time from BCLK rising edge                        | t <sub>LRH</sub>                     | 0        | _   |      | ns       |
|                                                                        | ASPn_DOUT propagation delay from BCLK falling edge                | t <sub>DD</sub>                      | 0        | _   | 14.7 | ns       |
|                                                                        | ASPn_DIN set-up time to BCLK rising edge                          | t <sub>DSU</sub>                     | 2        |     |      | ns       |
|                                                                        | ASP <i>n</i> _DIN hold time from BCLK rising edge                 | t <sub>DH</sub>                      | 0        | _   |      | ns       |
|                                                                        | Master FSYNC, ASPn_FSYNC propagation delay from BCLK falling edge | t <sub>LRD</sub>                     | _        |     | 13.4 | ns       |

Note: The descriptions above assume noninverted polarity of ASPn\_BCLK.

 Audio serial port timing—Slave Mode. Note that BCLK and FSYNC inputs can be inverted if required; the figure shows the default, noninverted polarity.



2.If ASP*n*\_BCLK or ASP*n*\_FSYNC is selected as a source for SYSCLK (either directly or via the FLL), the frequency must be within 1% of the SYSCLK\_FREQ setting.



#### Table 3-17. Audio Serial Port Timing—TDM Mode

The following timing information is valid across the full range of recommended operating conditions, unless otherwise noted.

|                                                                                           | ameter 1                                                                                                        | Min | Тур | Max  | Units |
|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----|-----|------|-------|
| Master Mode— $C_{LOAD}$ (ASP DOUT) = 15 to                                                | ASP <i>n</i> _DOUT enable time from BCLK falling edge<br>ASP <i>n</i> _DOUT disable time from BCLK falling edge | 0   | —   | —    | ns    |
| (25  pr. BCLK siew (10% - 90%) = 3.7  ns to 5.6 ns.                                       | ASP <i>n</i> _DOUT disable time from BCLK falling edge                                                          | _   | —   | 6    | ns    |
| Slave Mode—C <sub>LOAD</sub> (ASP <i>n</i> _DOUT) = 15 pF).<br>BCLK slew (10%–90%) = 3 ns | ASPn_DOUT enable time from BCLK falling edge                                                                    | 2   | —   | _    | ns    |
| BCLK siew $(10\% - 90\%) = 3$ hs                                                          | ASP <i>n</i> _DOUT disable time from BCLK falling edge                                                          | _   | —   | 12.2 | ns    |
| Slave Mode—C <sub>LOAD</sub> (ASP <i>n</i> _DOUT) = 25 pF).<br>BCLK slew (10%–90%) = 6 ns | ASP <i>n</i> _DOUT enable time from BCLK falling edge                                                           | 2   | —   | _    | ns    |
| BCLK SIEW (10% - 90%) = 6  ns                                                             | ASP <i>n</i> _DOUT disable time from BCLK falling edge                                                          | _   |     | 14.2 | ns    |

**Note:** If TDM operation is used on the ASP*n*\_DOUT pins, it is important that two devices do not attempt to drive the ASP*n*\_DOUT pin simultaneously. To support this requirement, the ASP*n*\_DOUT pins can be configured to be tristated when not outputting data.





#### Table 3-18. Control Interface Timing (SPI1 Slave)

The following timing information is valid across the full range of recommended operating conditions.

|                                     | Parameter <sup>1</sup>                                                                                         | Symbol           | Min        | Тур | Max | Units    |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------|------------------|------------|-----|-----|----------|
| SS falling edge to SCK rising edge  |                                                                                                                | t <sub>SSU</sub> | 2.6        |     |     | ns       |
| SCK falling edge to SS rising edge  |                                                                                                                | t <sub>SHO</sub> | 0          | —   | _   | ns       |
| SCK pulse cycle time                | SYSCLK disabled (SYSCLK_EN = 0)                                                                                |                  | 20         | —   |     | ns       |
|                                     | SYSCLK_EN = 1, SYSCLK_FREQ = 000<br>SYSCLK_EN = 1, SYSCLK_FREQ > 000                                           |                  | 38.4<br>20 | _   | _   | ns<br>ns |
| SCK pulse-width low                 |                                                                                                                | t <sub>SCL</sub> | 9          | —   | —   | ns       |
| SCK pulse-width high                |                                                                                                                | t <sub>SCH</sub> | 9          | —   |     | ns       |
| SCK falling edge to MISO transition | MISO driven on SCK falling edge (SPI1_DPHA = 0)<br>SCK slew (90%–10%) = 5 ns, C <sub>LOAD</sub> (MISO) = 10 pF | t <sub>DL</sub>  | 4          | _   | 12  | ns       |
| SCK rising edge to MISO transition  | MISO driven on SCK rising edge (SPI1_DPHA = 1)<br>SCK slew (10%–90%) = 5 ns, C <sub>LOAD</sub> (MISO) = 10 pF  | t <sub>DL</sub>  | 4          |     | 10  | ns       |
| MOSI to SCK set-up time             |                                                                                                                | t <sub>DSU</sub> | 1.5        | —   | —   | ns       |
| MOSI to SCK hold time               |                                                                                                                | t <sub>DHO</sub> | 1.7        | —   | —   | ns       |

1. Control interface timing





MISO output (driven on rising SCK edge)



#### Table 3-19. Master Interface Timing (SPI2 Master)

The following timing information is valid across the full range of recommended operating conditions.

| Parameter 1                                                                                        | Symbol               | Min   | Тур | Мах  | Units |
|----------------------------------------------------------------------------------------------------|----------------------|-------|-----|------|-------|
| SS falling edge to SCK rising edge                                                                 | t <sub>SSU</sub>     | 5     | _   | —    | ns    |
| SCK falling edge to SS rising edge                                                                 | t <sub>SHO</sub>     | 15.3  |     | —    | ns    |
| SCK pulse cycle time                                                                               | t <sub>SCY</sub>     | 40    |     |      | ns    |
| SCK pulse width low                                                                                | t <sub>SCL</sub>     | 19    |     |      | ns    |
| SCK pulse width high                                                                               | t <sub>SCH</sub>     | 19    |     |      | ns    |
| SIOn (input) to SCK set-up time                                                                    | t <sub>DSU</sub>     | 10.35 | —   |      | ns    |
| SIOn (input) to SCK hold time                                                                      | t <sub>DHO</sub>     | 0     | _   |      | ns    |
| SIOn (output) valid from falling SCK edge SCLK slew (90%–10%) = 5 ns, C <sub>LOAD</sub> (SIOn) = 2 | 5 pF t <sub>DV</sub> | —     | _   | 18.3 | ns    |
| SIOn (output) hold from falling SCK edge SCLK slew (90%–10%) = 5 ns, C <sub>LOAD</sub> (SIOn) = 2  | 5 pF t <sub>HO</sub> | -3    | —   |      | ns    |

1.Master interface (SPI2) timing





#### Table 3-20. JTAG Interface Timing

Test conditions (unless specified otherwise):  $C_{LOAD} = 25 \text{ pF}$  (output pins); TCK slew (20%–80%) = 5 ns; with the exception of the conditions noted, the following electrical characteristics are valid across the full range of recommended operating conditions.

| Parameter <sup>1</sup>                      | Symbol           | Minimum | Typical | Maximum | Units |
|---------------------------------------------|------------------|---------|---------|---------|-------|
| TCK cycle time                              | T <sub>CCY</sub> | 50      | _       | —       | ns    |
| TCK pulse width high                        | Т <sub>ССН</sub> | 20      | _       | —       | ns    |
| TCK pulse width low                         | T <sub>CCL</sub> | 20      | _       | —       | ns    |
| TMS setup time to TCK rising edge           | T <sub>MSU</sub> | 1       | _       | —       | ns    |
| TMS hold time from TCK rising edge          | T <sub>MH</sub>  | 2       | _       | —       | ns    |
| TDI setup time to TCK rising edge           | T <sub>DSU</sub> | 1       | _       | —       | ns    |
| TDI hold time from TCK rising edge          | T <sub>DH</sub>  | 2       | _       | —       | ns    |
| TDO propagation delay from TCK falling edge | T <sub>DD</sub>  | 0       | _       | 17      | ns    |
| TRST setup time to TCK rising edge          | T <sub>RSU</sub> | 3       | _       | —       | ns    |
| TRST hold time from TCK rising edge         | T <sub>RH</sub>  | 3       | _       | —       | ns    |
| TRST pulse-width low                        | —                | 20      |         |         | ns    |

1.JTAG Interface timing



#### Table 3-21. Typical Signal Latency

Test conditions (unless specified otherwise):

 $VDD_IO = VDD_CP = VDD_A = 1.8 V$ ,  $VDD_D = VDD_FLL = 1.2 V$ ;  $VOUT_MIC = Off (CP2 and LDO2 disabled)$ ;  $T_A = +25^{\circ}C$ ; Fs = 48 kHz; 24-bit audio data, I<sup>2</sup>S Slave Mode.

| Operating Configuration                                                  |                                                       |      |  |  |
|--------------------------------------------------------------------------|-------------------------------------------------------|------|--|--|
| ADC to ASP path—analog input (INn) to digital output (ASPn) <sup>1</sup> | 192 kHz input, 192 kHz output, Synchronous            | 50   |  |  |
|                                                                          | 96 kHz input, 96 kHz output, Synchronous              | 100  |  |  |
|                                                                          | 48 kHz input, 48 kHz output, Synchronous              | 195  |  |  |
|                                                                          | 44.1 kHz input, 44.1 kHz output, Synchronous          | 215  |  |  |
|                                                                          | 16 kHz input, 16 kHz output, Synchronous              | 560  |  |  |
|                                                                          | 8 kHz input, 8 kHz output, Synchronous                | 1170 |  |  |
|                                                                          | 8 kHz input, 48 kHz output, Isochronous <sup>2</sup>  | 1700 |  |  |
|                                                                          | 16 kHz input, 48 kHz output, Isochronous <sup>2</sup> | 865  |  |  |

1.Digital core high-pass filter is included in the signal path.

2. Signal is routed via the ISRC function in the isochronous cases only.



# 4 Functional Description

The CS48L32 is a low-power audio hub incorporating a programmable DSP and a multichannel microphone interface. It provides flexible, high-performance audio interfacing for handheld devices in a small and cost-effective package.

# 4.1 Overview

The CS48L32 block diagram is shown in Fig. 4-1.



#### Figure 4-1. CS48L32 Block Diagram

The CS48L32 digital-mixing core supports a range of fixed-function and programmable DSP capabilities, ideally suited to low-power voice-trigger applications. Media enhancements such as dynamic range control (DRC) and multiband equalizer (EQ) are supported. The CS48L32 incorporates a Halo Core DSP, supporting the Cirrus Logic SoundClear™ suite of audio processing algorithms. The DSP is integrated within a fully flexible, all-digital mixing and routing engine with sample-rate converters, for wide use-case flexibility. Support for third-party DSP programming provides far-reaching opportunities for product differentiation.

The CS48L32 provides multiple digital audio interfaces—I<sup>2</sup>S and PDM—to provide independent isochronous connections to different processors (e.g., application processor, baseband processor, and wireless transceiver).

A flexible clocking arrangement supports a wide variety of external clock references, including clocking derived from the audio serial ports. The frequency-locked loop (FLL) circuit provides additional flexibility for system clocking, including low-power always-on operation. Seamless switching between clock sources is supported; free-running modes are also available.

Unused circuitry can be disabled under software control to save power; low leakage currents enable extended standby/off time in portable battery-powered applications. Versatile GPIO functionality is provided, including support for push-button inputs. Comprehensive interrupt functions, with status reporting, are also provided.



## 4.1.1 Digital Audio Core

The CS48L32 uses a core architecture based on all-digital signal routing, making digital audio effects available on all signal paths, regardless of whether the source data input is analog or digital. The digital mixing desk allows different audio effects to be applied simultaneously on many independent paths, while supporting a variety of sample rates. Soft mute and unmute control ensures smooth transitions between use cases without interrupting existing audio streams elsewhere.

The CS48L32 incorporates a Halo Core DSP, supporting programmable signal-processing algorithms. The DSP is optimized for audio applications, incorporating configurable FFT, FIR, LMS, and linear/dB-conversion accelerators. The DSP is supported by general-purpose timer and event-logger functions. A quad-SPI (QSPI) master interface enables high-speed data transfers between the DSP and external components such as flash-memory devices.

Highly flexible digital mixing, including mixing between audio interfaces, is possible. The CS48L32 performs multichannel full-duplex isochronous sample-rate conversion, providing use-case flexibility across a broad range of system architectures.

DRC functions are available for optimizing audio signal levels. In playback modes, the DRC can be used to maximize loudness, while limiting the signal level to avoid distortion, clipping, or battery droop, for high-power output drivers such as speaker amplifiers. In record modes, the DRC assists in applications where the signal level is unpredictable.

The five-band parametric EQ functions can be used to compensate for the frequency characteristics of the output transducers. EQ functions can be cascaded to provide additional frequency control. Programmable high-pass and low-pass filters are also available for general filtering applications, such as removal of wind and other low-frequency noise.

## 4.1.2 Analog and Digital Audio Interfaces

The CS48L32 supports up to four analog inputs or up to four digital inputs, multiplexed into two stereo input signal paths. The analog and digital microphone interfaces are powered from the integrated MICBIAS power-supply regulator. The input paths can be configured for low-power operation, ideal for analog or digital microphone input in always-on applications. Ultrasonic signal detection and demodulation functions are provided, supporting a variety of presence-detection applications.

The auxiliary PDM interface can be used to provide an audio path between microphones connected to the CS48L32 and a digital input to an external audio processor. The auxiliary PDM interface operates in master or slave modes.

Two audio serial ports (ASPs) each support PCM, TDM, and I<sup>2</sup>S data formats for compatibility with most industry-standard chipsets. ASP1 supports eight input/output channels; ASP2 supports four input/output channels. Bidirectional operation of 32-bit data at sample rates up to 192 kHz sample rates is supported.

## 4.1.3 Other Features

The CS48L32 incorporates a tone generator that can be used for beep functions through any of the audio signal paths. The tone generator provides two 1 kHz outputs, with configurable phase relationship, offering flexibility to create differential signals or test scenarios.

A white-noise generator is provided that can be routed within the digital core. The noise generator can provide comfort noise in cases where silence (digital mute) is not desirable.

Two pulse-width modulation (PWM) signal generators are incorporated. The duty cycle of each PWM signal can be modulated by an audio source or can be set to a fixed value using a control register setting. The PWM signal generators can be output directly on a GPIO pin.

The CS48L32 supports up to 16 GPIO pins, offering a range of input/output functions for interfacing, for detection of external hardware, and for providing logic outputs to other devices. The CS48L32 provides two dedicated GPIO pins; the remaining GPIOs are multiplexed with other pin-specific functions. Comprehensive interrupt functionality is also provided for monitoring internal and external event conditions.



System clocking can be derived from the MCLK1 input pin. Alternatively, a digital audio interface operating in Slave Mode (ASP or PDM) can be used to provide a clock reference. The CS48L32 also provides an integrated FLL circuit for clock frequency conversion and stability. The flexible clocking architecture supports low-power always-on operation, with reference frequencies down to 32 kHz. Seamless switching between clock sources is supported; free-running FLL modes are also available.

The CS48L32 is configured using control registers, accessed via a slave SPI interface operating at up to 50 MHz. The simple analog architecture, combined with the integrated tone generator, enables straightforward device configuration and testing, minimizing debug time and reducing software effort.

The CS48L32 is powered from 1.2 V and 1.8 V external supplies. Integrated charge-pump and LDO-regulator circuits are used to generate supply rails for internal functions and to support powering or biasing of external microphones. Power consumption is optimized across a wide variety of voice and multimedia use cases.

# 4.2 Input Signal Path

The CS48L32 provides flexible input channels, supporting up to four analog inputs or up to four digital inputs. Selectable combinations of analog (mic or line) and digital inputs are multiplexed into two stereo input signal paths. Input path IN1 supports analog and digital inputs; input path IN2 supports digital inputs only.

The analog input paths support single-ended and differential configurations, programmable gain control, and are digitized using a high performance sigma-delta ADC. The analog input paths can be configured for low-power operation, ideal for always-on applications.

The digital input paths interface directly with external digital microphones; a separate microphone interface clock is supported for two stereo pairs of digital microphones. Digital outputs can be configured on the auxiliary PDM interfaces; these can be sourced from either the analog input or the digital PDM inputs.

The microphone bias (MICBIAS) generator provides a low-noise reference for biasing electret condenser microphones (ECMs) or for use as a low-noise supply for MEMS microphones and digital microphones. Switchable outputs from the MICBIAS generator allows three separate reference/supply outputs to be independently controlled.

Digital volume control is available on all inputs (analog and digital), with programmable ramp control for smooth, glitch-free operation. A configurable signal-detect function is available on each input signal path. Ultrasonic signal detection and demodulation functions are provided on the input signal paths, supporting a variety of presence-detection applications.

The input signal paths and control fields are shown in Fig. 4-2.





Figure 4-2. Input Signal Paths

## 4.2.1 Analog Microphone Input

Up to four analog microphones can be connected to the CS48L32, either in single-ended or differential configuration. The input configuration and pin selection is controlled using the IN1*x*\_SRC bits as described in Section 4.2.6.

For single-ended input, the microphone signal is connected to the noninverting input of the PGAs. The inverting inputs of the PGAs are connected to an internal reference in this configuration.

For differential input, the noninverted microphone signal is connected to the noninverting input of the PGAs and the inverted (or noisy ground) signal is connected to the inverting input pins.

The gain of the input PGAs is controlled via register settings, as defined in Section 4.2.6. Note that the input impedance of the analog input paths is fixed across all PGA gain settings.

The ECM analog input configurations are shown in Fig. 4-3 and Fig. 4-4. The integrated MICBIAS generator provides a low noise reference for biasing the ECMs.





Figure 4-3. Single-Ended ECM Input

Figure 4-4. Differential ECM Input

Pseudodifferential connection is also possible—this is similar to the configuration shown in Fig. 4-4, but the GND connection is directly to the microphone (and IN1*x*N capacitor), instead of via a resistor. The typical connections for pseudodifferential input are shown in Fig. 4-5.



Figure 4-5. Pseudodifferential ECM Input

Analog MEMS microphones can be connected to the CS48L32 in a similar manner to the ECM configurations. Typical configurations are shown in Fig. 4-6 and Fig. 4-7. In this configuration, the integrated MICBIAS generator provides a low-noise power supply for the microphones.





Figure 4-7. Differential MEMS Input

**Note:** The VOUT\_MIC pin can also be used (instead of MICBIAS) as a reference or power supply for external microphones. The MICBIAS outputs are recommended, because they offer better noise performance and independent enable/disable control.



### 4.2.2 Analog Line Input

Line inputs can be connected to the CS48L32 in a similar manner to the mic inputs. Single-ended and differential configurations are supported on each analog input path, using the IN1x SRC bits as described in Section 4.2.6.

The analog line input configurations are shown in Fig. 4-8 and Fig. 4-9. Note that the microphone bias (MICBIAS) is not used for line input connections.





Figure 4-8. Single-Ended Line Input



### 4.2.3 PDM (DMIC) Input

The CS48L32 supports as many as four PDM input channels, ideal for use with digital microphone (DMIC) input and other digital interfaces. The IN1 input path supports analog and digital input; digital (PDM) operation is selected using IN1\_MODE as described in Section 4.2.6.

In PDM mode, two channels of audio data are multiplexed on the associated IN*n*\_PDMDATA pin. Each stereo interface is clocked using the respective IN*n*\_PDMCLK pin.

If PDM input is enabled, the CS48L32 outputs the CLK signal on the applicable IN*n*\_PDMCLK pins. The CLK frequency is controlled by the respective IN*n*\_OSR field, as described in Table 4-1 and Table 4-3. Note that the input-path PDM interfaces operate in Master Mode only—the clock (CLK) signal is generated by the CS48L32.

Note that, if ultrasonic signal detection or demodulation is enabled (see Section 4.2.9), the CLK frequency for the respective input path must be 1.536 MHz or 3.072 MHz.

Note that, if the 384 kHz or 768 kHz CLK frequency is selected, the maximum valid sample rate for the respective paths is restricted as described in Table 4-1. If the input sample rates are set globally using IN\_RATE (i.e., IN\_RATE\_MODE = 0), all input paths are affected similarly.

The system clock, SYSCLK, must be present and enabled if using the PDM inputs; see Section 4.8 for details of SYSCLK and the associated registers.

The PDM clock frequencies in Table 4-1 assume that the SYSCLK frequency is a multiple of 6.144 MHz (SYSCLK\_FRAC = 0). If the SYSCLK frequency is a multiple of 5.6448 MHz (SYSCLK\_FRAC = 1), the PDM clock frequencies are scaled accordingly.

| Condition              | PDM Clock Frequency | Valid Sample Rates | Signal Passband |
|------------------------|---------------------|--------------------|-----------------|
| IN <i>n</i> _OSR = 000 | 384 kHz             | Up to 48 kHz       | Up to 4 kHz     |
| IN <i>n</i> _OSR = 001 | 768 kHz             | Up to 96 kHz       | Up to 8 kHz     |
| IN <i>n</i> _OSR = 010 | 1.536 MHz           | Up to 192 kHz      | Up to 20 kHz    |
| IN <i>n</i> _OSR = 011 | 2.048 MHz           | Up to 192 kHz      | Up to 20 kHz    |
| IN <i>n</i> _OSR = 100 | 2.4576 MHz          | Up to 192 kHz      | Up to 20 kHz    |
| IN <i>n</i> _OSR = 101 | 3.072 MHz           | Up to 192 kHz      | Up to 20 kHz    |
| IN <i>n</i> _OSR = 110 | 6.144 MHz           | Up to 192 kHz      | Up to 96 kHz    |

#### Table 4-1. PDM Clock Frequency



The voltage reference for the PDM interfaces is selectable, using IN*n*\_PDM\_SUP; each interface may be referenced to VOUT\_MIC or MICBIAS1. For DMIC use cases, the voltage reference for each input path should be set equal to the power supply of the respective microphones.

A pair of digital microphones is connected as shown in Fig. 4-10. The microphones must be configured to ensure that the left mic transmits a data bit when  $INn_PDMCLK$  is high and the right mic transmits a data bit when  $INn_PDMCLK$  is low. The CS48L32 samples the DMIC data at the end of each  $INn_PDMCLK$  phase. Each microphone must tristate its data output while the other microphone is transmitting.

Note that the CS48L32 provides integrated pull-down resistors on the IN*n*\_PDMDATA pins. This provides a flexible capability for interfacing with other devices.



Figure 4-10. DMIC Input

Two PDM channels are interleaved on IN*n*\_PDMDATA, as shown in Fig. 4-11. If two microphones are connected to provide a stereo interface, each microphone must tristate its data output while the other microphone is transmitting.



Figure 4-11. PDM (DMIC) Interface Timing



### 4.2.4 Input Signal Path Enable

The input signal paths are enabled using the bits described in Table 4-2. The respective bits must be enabled for analog or digital input on the respective input paths.

If the IN1 signal path is configured for analog input (IN1\_MODE = 0, see Section 4.2.6), the following control sequence must be observed when enabling IN1 (left) or IN1 (right) input signal path:

- 1. If enabling the IN1 (left) path, write 0x2 to register 0x4688
- 2. If enabling the IN1 (right) path, write 0x2 to register 0x468C
- 3. Enable the required signal paths using IN1L\_EN and IN1R\_EN
- 4. Wait 200 μs
- 5. If enabling the IN1 (left) path, write 0x0 to register 0x4688
- 6. If enabling the IN1 (right) path, write 0x0 to register 0x468C
- **Notes:** If enabling one channel, with the other channel already enabled, the control steps relating to the already-enabled channel should be omitted.

The IN1L\_EN and IN1R\_EN bits must be cleared before changing IN1\_MODE.

The input signal paths are muted by default. It is recommended that deselecting the mute should be the final step of the path-enable control sequence. Similarly, the mute should be selected as the first step of the path-disable control sequence. The input signal path mute functions are controlled using the bits described in Table 4-4.

The VOUT\_MIC power domain must be enabled when using the analog input signal paths. This power domain is provided using an internal charge pump (CP2) and LDO regulator (LDO2). See Section 4.12 for details of these circuits.

The system clock, SYSCLK, must be configured and enabled before any audio path is enabled. See Section 4.8 for details of the system clocks.

The CS48L32 performs automatic checks to confirm that the SYSCLK frequency is high enough to support the input signal paths and associated ADCs. If the frequency is too low, an attempt to enable an input signal path fails. Note that active signal paths are not affected under such circumstances.

The status bits in register 0x4004 indicate the status of each input signal path. If an underclocked error condition occurs, these bits can be used to indicate which input signal paths have been enabled.

| Register Address | Bit | Label   | Default | Description                 |
|------------------|-----|---------|---------|-----------------------------|
| R16384 (0x4000)  | 3   | IN2L_EN | 0       | Input Path 2 (left) enable  |
| INPUT_CONTROL    |     |         |         | 0 = Disabled                |
|                  |     |         |         | 1 = Enabled                 |
|                  | 2   | IN2R_EN | 0       | Input Path 2 (right) enable |
|                  |     |         |         | 0 = Disabled                |
|                  |     |         |         | 1 = Enabled                 |
|                  | 1   | IN1L_EN | 0       | Input Path 1 (left) enable  |
|                  |     |         |         | 0 = Disabled                |
|                  |     |         |         | 1 = Enabled                 |
|                  | 0   | IN1R_EN | 0       | Input Path 1 (right) enable |
|                  |     |         |         | 0 = Disabled                |
|                  |     |         |         | 1 = Enabled                 |

| Table 4-2. | Input Signal | Path Enable |
|------------|--------------|-------------|
|------------|--------------|-------------|



| Register Address | Bit | Label    | Default | Description                        |
|------------------|-----|----------|---------|------------------------------------|
| R16388 (0x4004)  | 3   | IN2L_STS | 0       | Input Path 2 (left) enable status  |
| INPUT_STATUS     |     |          |         | 0 = Disabled                       |
|                  |     |          |         | 1 = Enabled                        |
|                  | 2   | IN2R_STS | 0       | Input Path 2 (right) enable status |
|                  |     |          |         | 0 = Disabled                       |
|                  |     |          |         | 1 = Enabled                        |
|                  | 1   | IN1L_STS | 0       | Input Path 1 (left) enable status  |
|                  |     |          |         | 0 = Disabled                       |
|                  |     |          |         | 1 = Enabled                        |
|                  | 0   | IN1R_STS | 0       | Input Path 1 (right) enable status |
|                  |     |          |         | 0 = Disabled                       |
|                  |     |          |         | 1 = Enabled                        |

#### Table 4-2. Input Signal Path Enable (Cont.)

### 4.2.5 Input Signal Path Sample-Rate Control

The input signal paths may be selected as input to the digital mixers or signal-processing functions within the CS48L32 digital core. The sample rate for the input signal paths can be set globally, or can be configured independently for each input channel.

The IN\_RATE\_MODE bit (defined in Table 4-3) controls whether the input sample rates are set globally using IN\_RATE, or independently for each input channel using the INnx\_RATE fields (where n is 1–2 and x is L or R for the left/right channels respectively). The IN\_RATE and INnx\_RATE fields are defined in Table 4-21.

Note that sample-rate conversion is required when routing the input signal paths to any signal chain that is configured for a different sample rate.

### 4.2.6 Input Signal Path Configuration

The CS48L32 supports up to four analog inputs or up to four digital inputs. Selectable combinations of analog (mic or line) and digital inputs are multiplexed into two stereo input signal paths:

- Input path IN1 can be configured for single-ended, differential, or digital (PDM) operation. The analog input configuration and pin selection is controlled using the IN1x\_SRC bits; digital input mode is selected by setting IN1\_ MODE.
- Input path IN2 supports digital inputs only, using the respective IN2\_PDMCLK and IN2\_PDMDATA pins.
- **Note:** The external pin connections for IN2 are shared with the IN1R analog input paths. If IN2L or IN2R input paths are enabled, the IN1R analog input is restricted to differential (IN1RP\_2–IN1RN\_2) or single-ended (IN1RP\_2) configurations only.

A configurable high-pass filter (HPF) is provided on the left and right channels of each input path. The applicable cut-off frequency is selected using IN\_HPF\_CUT. The filter can be enabled on each path independently using the IN*nx*\_HPF bits.

The analog input signal paths (single-ended or differential) each incorporate a PGA to provide gain in the range 0 dB to +31 dB in 1 dB steps. The analog input PGA gain is controlled using IN1L\_PGA\_VOL and IN1R\_PGA\_VOL. Note that the PGAs do not provide pop suppression; it is recommended that the gain should not be adjusted if the respective signal path is enabled.

If digital input mode is selected, the respective PDM clock (IN*n*\_PDMCLK) is generated by the CS48L32. The frequency is controlled by IN*n*\_OSR.

If a signal path is configured for digital input, the voltage reference for the associated input/output pins is selectable using IN*n\_*PDM\_SUP—each interface may be referenced to VOUT\_MIC or MICBIAS1. For DMIC use cases, the voltage reference for each input path should be set equal to the power supply of the respective microphones.

**Note:** When writing to IN1\_MODE, IN*n*\_OSR, or IN*n*\_PDM\_SUP, take care not to change other nonzero bits that are configured at the same register address. Bit [5] should be set at all times.



The CS48L32 input paths can be configured for power-saving operation, ideal for always-on applications. The low-power configurations allow the power consumption to be optimized with respect to the required audio performance characteristics.

 If a signal path is configured for analog input, low-power operation can be selected by setting the respective IN1x\_ LP\_MODE bit.

The analog input path can be configured for mid-power operation by setting  $INn_OSR = 010$ . The  $IN1x_LP_MODE$  bit should be cleared in the mid-power configuration. The maximum input-signal level is reduced by 6 dB if mid-power operation is selected (see Table 3-4); the minimum PGA gain is 6 dB. The mid-power configuration is deselected by setting  $INn_OSR = 101$ .

If a signal path is configured for digital input, the respective INn\_PDMCLK frequency is configured using the INn\_OSR bits. Reducing the INn\_PDMCLK frequency reduces power consumption at the expense of audio performance. The INn\_OSR field also supports high performance PDM mode whenever 6.144 MHz INn\_PDMCLK is selected.

If 384 kHz or 768 kHz CLK frequency is selected, the maximum sample rate for the respective paths is restricted as described in Table 4-1. If the input sample rates are set globally using IN\_RATE (i.e., IN\_RATE\_MODE = 0), all input paths are affected similarly.

The VOUT\_MIC voltage is generated by an internal charge pump and LDO regulator. The MICBIAS1*x* outputs are derived from VOUT\_MIC; see Section 4.12.

The input signal paths are configured using the fields described in Table 4-3.

| Register Address | Bit   | Label         | Default | Description                                                                 |
|------------------|-------|---------------|---------|-----------------------------------------------------------------------------|
| R16392 (0x4008)  | 10    | IN_RATE_      | 1       | Input Path Sample Rate Configuration                                        |
| INPUT_RATE_      |       | MODE          |         | 0 = Global control (all input paths configured using IN_RATE)               |
| CONTROL          |       |               |         | 1 = Individual channel control (using the respective INnx_RATE fields)      |
| R16416 (0x4020)  | 18:16 | IN1_OSR[2:0]  | 101     | Input Path 1 Oversample Rate Control                                        |
| INPUT1_          |       |               |         | If analog input is selected, this field is used to select Mid-Power Mode.   |
| CONTROL1         |       |               |         | 010 = Mid Power Mode All other codes are reserved                           |
|                  |       |               |         | 101 = Normal                                                                |
|                  |       |               |         | If digital input is selected, this field controls the IN1_PDMCLK frequency. |
|                  |       |               |         | 000 = 384 kHz 100 = 2.4576 MHz                                              |
|                  |       |               |         | 001 = 768 kHz 101 = 3.072 MHz                                               |
|                  |       |               |         | 010 = 1.536 MHz 110 = 6.144 MHz                                             |
|                  |       |               |         | 011 = 2.048 MHz 111 = Reserved                                              |
|                  | 9:8   | IN1_PDM_      | 00      | Input Path 1 PDM Reference Select                                           |
|                  |       | SUP[1:0]      |         | Sets the IN1_PDMDATA and IN1_PDMCLK logic levels                            |
|                  |       |               |         | 00 = VOUT_MIC All other codes are reserved                                  |
|                  |       |               |         | 01 = MICBIAS1                                                               |
|                  | 0     | IN1_MODE      | 0       | Input Path 1 Mode                                                           |
|                  |       |               |         | 0 = Analog input                                                            |
|                  |       |               |         | 1 = Digital input                                                           |
| R16420 (0x4024)  | 29:28 | IN1L_SRC[1:0] | 00      | Input Path 1 (Left) Source                                                  |
| IN1L_CONTROL1    |       |               |         | 00 = Differential (IN1LP_1–IN1LN_1) 10 = Differential (IN1LP_2–IN1LN_2)     |
|                  |       |               |         | 01 = Single-ended (IN1LP_1) 11 = Single-ended (IN1LP_2)                     |
|                  | 2     | IN1L_HPF      | 0       | Input Path 1 (Left) HPF Enable                                              |
|                  |       |               |         | 0 = Disabled                                                                |
|                  |       |               |         | 1 = Enabled                                                                 |
|                  | 0     | IN1L_LP_      | 0       | Input Path 1 (Left) Low-Power Mode (applicable to analog input only)        |
|                  |       | MODE          |         | 0 = High Performance Mode                                                   |
|                  |       |               |         | 1 = Low Power Mode                                                          |

#### Table 4-3. Input Signal Path Configuration



| Register Address | Bit   | Label         | Default | Description                                                                                                               |  |  |
|------------------|-------|---------------|---------|---------------------------------------------------------------------------------------------------------------------------|--|--|
| R16424 (0x4028)  | 7:1   | IN1L_PGA_     | 0x40    | Input Path 1 (Left) PGA Volume (applicable to analog input only)                                                          |  |  |
| IN1L_CONTROL2    |       | VOL[6:0]      |         | 0x00 to 0x3F = Reserved 0x42 = 2 dB 0x60 to 0x7F = Reserved                                                               |  |  |
|                  |       |               |         | 0x40 = 0 dB (1 dB steps)                                                                                                  |  |  |
|                  |       |               |         | 0x41 = 1 dB 0x5F = 31 dB                                                                                                  |  |  |
|                  |       |               |         | <b>Note:</b> In Mid-Power Mode, a minimum gain of 6 dB is used. Volume selections of 5 dB or less are overridden to 6 dB. |  |  |
| R16452 (0x4044)  | 29:28 | IN1R_SRC[1:0] | 00      | Input Path 1 (Right) Source                                                                                               |  |  |
| IN1R_CONTROL1    |       |               |         | 00 = Differential (IN1RP_1–IN1RN_1) 10 = Differential (IN1RP_2–IN1RN_2)                                                   |  |  |
|                  |       |               |         | 01 = Single-ended (IN1RP_1) 11 = Single-ended (IN1RP_2)                                                                   |  |  |
|                  | 2     | IN1R_HPF      | 0       | Input Path 1 (Right) HPF Enable                                                                                           |  |  |
|                  |       |               |         | 0 = Disabled                                                                                                              |  |  |
|                  |       |               |         | 1 = Enabled                                                                                                               |  |  |
|                  | 0     | IN1R_LP_      | 0       | Input Path 1 (Right) Low-Power Mode (applicable to analog input only)                                                     |  |  |
|                  |       | MODE          |         | 0 = High Performance Mode                                                                                                 |  |  |
|                  |       |               |         | 1 = Low Power Mode                                                                                                        |  |  |
| R16456 (0x4048)  | 7:1   | IN1R_PGA_     | 0x40    | Input Path 1 (Right) PGA Volume (applicable to analog input only)                                                         |  |  |
| IN1R_CONTROL2    |       | VOL[6:0]      |         | 0x00 to 0x3F = Reserved 0x42 = 2 dB 0x60 to 0x7F = Reserved                                                               |  |  |
|                  |       |               |         | 0x40 = 0 dB (1 dB steps)                                                                                                  |  |  |
|                  |       |               |         | 0x41 = 1 dB 0x5F = 31 dB                                                                                                  |  |  |
|                  |       |               |         | <b>Note:</b> In Mid-Power Mode, a minimum gain of 6 dB is used. Volume selections of 5 dB or less are overridden to 6 dB. |  |  |
| R16480 (0x4060)  | 18:16 | IN2_OSR[2:0]  | 101     | Input Path 2 Oversample Rate Control - selects the IN2_PDMCLK frequency.                                                  |  |  |
| INPUT2_          |       |               |         | 000 = 384 kHz 100 = 2.4576 MHz                                                                                            |  |  |
| CONTROL1         |       |               |         | 001 = 768 kHz 101 = 3.072 MHz                                                                                             |  |  |
|                  |       |               |         | 010 = 1.536 MHz 110 = 6.144 MHz                                                                                           |  |  |
|                  |       |               |         | 011 = 2.048 MHz 111 = Reserved                                                                                            |  |  |
|                  | 9:8   | IN2_PDM_      | 00      | Input Path 2 PDM Reference Select                                                                                         |  |  |
|                  |       | SUP[1:0]      |         | Sets the IN2_PDMDATA and IN2_PDMCLK logic levels                                                                          |  |  |
|                  |       |               |         | 00 = VOUT_MIC All other codes are reserved                                                                                |  |  |
|                  |       |               |         | 01 = MICBIAS1                                                                                                             |  |  |
| R16484 (0x4064)  | 2     | IN2L_HPF      | 0       | Input Path 2 (Left) HPF Enable                                                                                            |  |  |
| IN2L_CONTROL1    |       |               |         | 0 = Disabled                                                                                                              |  |  |
|                  |       |               |         | 1 = Enabled                                                                                                               |  |  |
| R16516 (0x4084)  | 2     | IN2R_HPF      | 0       | Input Path 2 (Right) HPF Enable                                                                                           |  |  |
| IN2R_CONTROL1    |       |               |         | 0 = Disabled                                                                                                              |  |  |
|                  |       |               |         | 1 = Enabled                                                                                                               |  |  |
| R16964 (0x4244)  | 2:0   | IN_HPF_       | 010     | Input Path IN1–IN2 HPF select                                                                                             |  |  |
| INPUT_HPF_       |       | CUT[2:0]      |         | Controls the cut-off frequency of the input path HPF circuits.                                                            |  |  |
| CONTROL          |       |               |         | 000 = 2.5 Hz 010 = 10 Hz 100 = 40 Hz                                                                                      |  |  |
|                  |       |               |         | 001 = 5 Hz 011 = 20 Hz All other codes are reserved                                                                       |  |  |

#### Table 4-3. Input Signal Path Configuration (Cont.)

### 4.2.7 Input Signal Path Digital Volume Control

A digital volume control is provided on each input signal path, providing –64 dB to +31.5 dB gain control in 0.5 dB steps. An independent mute control is also provided for each input signal path.

Updates to the digital-volume and mute functions are gated by the IN\_VU bit: writing to the volume- or mute-control fields does not become effective until a 1 is written to IN\_VU. This makes it possible to apply changes to multiple signal paths simultaneously.

Whenever the gain or mute setting is changed, the signal path gain is ramped up or down to the new settings at a programmable rate. For increasing gain (or unmute), the rate is controlled by IN\_VI\_RAMP. For decreasing gain (or mute), the rate is controlled by IN\_VI\_RAMP.

**Note:** The IN\_VI\_RAMP and IN\_VD\_RAMP fields should not be changed while a volume ramp is in progress.

Note that, although the digital-volume controls provide 0.5 dB steps, the internal circuits provide signal gain adjustment in 0.125 dB steps. This allows a very high degree of gain control and smooth volume ramping under all operating conditions.



**Note:** The 0 dBFS level of the IN1–IN2 digital input paths is not equal to the 0 dBFS level of the CS48L32 digital core. The maximum digital input signal level is –6 dBFS (see Table 3-7). Under 0 dB gain conditions, a –6 dBFS input signal corresponds to a 0 dBFS input to the CS48L32 digital core functions.

The digital volume control registers are described in Table 4-4.

| Register Address | Bit   | Label           | Default    |                            | Description              |                           |
|------------------|-------|-----------------|------------|----------------------------|--------------------------|---------------------------|
| R16404 (0x4014)  | 29    | IN_VU           | See        | Input signal paths volum   |                          |                           |
| INPUT_           |       |                 | Footnote 1 |                            |                          | nal paths volume and mute |
| CONTROL3         |       |                 |            | settings to be updated si  |                          |                           |
| R16424 (0x4028)  | 28    | IN1L_MUTE       | 1          | Input Path 1 (Left) Digita | Il Mute                  |                           |
| IN1L_CONTROL2    |       |                 |            | 0 = Unmute                 |                          |                           |
|                  |       |                 |            | 1 = Mute                   |                          |                           |
|                  | 23:16 | IN1L_VOL[7:0]   | 0x80       | Input Path 1 (Left) Digita | I Volume, –64 dB to +31  | .5 dB in 0.5 dB steps     |
|                  |       |                 |            | 0x00 = –64 dB              | 0x80 = 0 dB              | 0xC0 to 0xFF = Reserved   |
|                  |       |                 |            | 0x01 = –63.5 dB            | … (0.5 dB steps)         |                           |
|                  |       |                 |            | (0.5 dB steps)             | 0xBF = +31.5 dB          |                           |
| R16456 (0x4048)  | 28    | IN1R_MUTE       | 1          | Input Path 1 (Right) Digi  | tal Mute                 |                           |
| IN1R_CONTROL2    |       |                 |            | 0 = Unmute                 |                          |                           |
|                  |       |                 |            | 1 = Mute                   |                          |                           |
|                  | 23:16 | IN1R_VOL[7:0]   | 0x80       | Input Path 1 (Right) Digi  | tal Volume, –64 dB to +3 | 31.5 dB in 0.5 dB steps   |
|                  |       |                 |            | 0x00 = -64 dB              | 0x80 = 0 dB              | 0xC0 to 0xFF = Reserved   |
|                  |       |                 |            | 0x01 = –63.5 dB            | (0.5 dB steps)           |                           |
|                  |       |                 |            | … (0.5 dB steps)           | 0xBF = +31.5 dB          |                           |
| R16488 (0x4068)  | 28    | IN2L_MUTE       | 1          | Input Path 2 (Left) Digita | I Mute                   |                           |
| IN2L_CONTROL2    |       |                 |            | 0 = Unmute                 |                          |                           |
|                  |       |                 |            | 1 = Mute                   |                          |                           |
|                  | 23:16 | IN2L_VOL[7:0]   | 0x80       | Input Path 2 (Left) Digita | I Volume, -64 dB to +31  | .5 dB in 0.5 dB steps     |
|                  |       |                 |            | 0x00 = -64 dB              | 0x80 = 0 dB              | 0xC0 to 0xFF = Reserved   |
|                  |       |                 |            | 0x01 = –63.5 dB            | (0.5 dB steps)           |                           |
|                  |       |                 |            | (0.5 dB steps)             | 0xBF = +31.5 dB          |                           |
| R16520 (0x4088)  | 28    | IN2R_MUTE       | 1          | Input Path 2 (Right) Digi  | tal Mute                 |                           |
| IN2R_CONTROL2    |       |                 |            | 0 = Unmute                 |                          |                           |
|                  |       |                 |            | 1 = Mute                   |                          |                           |
|                  | 23:16 | IN2R_VOL[7:0]   | 0x80       | Input Path 2 (Right) Digi  | tal Volume, –64 dB to +3 | 31.5 dB in 0.5 dB steps   |
|                  |       |                 |            | 0x00 = -64 dB              | 0x80 = 0 dB              | 0xC0 to 0xFF = Reserved   |
|                  |       |                 |            | 0x01 = –63.5 dB            | … (0.5 dB steps)         |                           |
|                  |       |                 |            | … (0.5 dB steps)           | 0xBF = +31.5 dB          |                           |
| R16968 (0x4248)  | 6:4   | IN_VD_RAMP[2:0] | 010        | Input Volume Decreasing    | g Ramp Rate (seconds/6   | δ dB).                    |
| INPUT_VOL_       |       |                 |            | This field should not be o | changed while a volume   | ramp is in progress.      |
| CONTROL -        |       |                 |            | 000 = 0 ms                 | 011 = 2 ms               | 110 = 15 ms               |
|                  |       |                 |            | 001 = 0.5 ms               | 100 = 4 ms               | 111 = 30 ms               |
|                  |       |                 |            | 010 = 1 ms                 | 101 = 8 ms               |                           |
|                  | 2:0   | IN_VI_RAMP[2:0] | 010        | Input Volume Increasing    | Ramp Rate (seconds/6     | dB).                      |
|                  |       |                 |            | This field should not be   |                          |                           |
|                  |       |                 |            | 000 = 0 ms                 | 011 = 2 ms               | 110 = 15 ms               |
|                  |       |                 |            | 001 = 0.5 ms               | 100 = 4 ms               | 111 = 30 ms               |
|                  |       |                 |            | 010 = 1 ms                 | 101 = 8 ms               |                           |

#### Table 4-4. Input Signal Path Digital Volume Control

1. Default is not applicable to these write-only bits

## 4.2.8 Input Signal Path Signal-Detect Control

The CS48L32 provides a digital signal-detect function for the input signal path. This enables system actions to be triggered by signal detection and allows the device to remain in a low-power state until a valid audio signal is detected. A mute function is integrated with the signal-detect circuit, ensuring the respective digital audio path remains at zero until the detection threshold level is reached. Signal detection is also indicated via the interrupt controller.



The signal-detect function is supported on input paths IN1–IN2 in analog and digital configurations. (For the IN1 input path, digital input is selected by setting IN1\_MODE.) Note that the valid operating conditions for this function vary, depending on the applicable signal-path configuration.

- The signal-detect function is supported on analog input paths for sample rates up to 16 kHz.
- The signal-detect function is supported on digital input paths for sample rates up to 16 kHz (if INn\_ PDMCLK ≥ 768kHz) and up to 48 kHz (if INn\_PDMCLK ≥ 2.8224 MHz).

For each input path, the signal-detect function is enabled by setting the respective IN*nx*\_SIG\_DET\_EN bit. The detection threshold level is set using IN\_SIG\_DET\_THR—this applies to all input paths.

If the signal-detect function is enabled, the respective input channel is muted if the signal level is below the configured threshold. If the input signal exceeds the threshold level, the respective channel is immediately unmuted.

If the input signal falls below the threshold level, the mute is applied. To prevent erroneous behavior, a time delay is applied before muting the input signal—the channel is only muted if the signal level remains below the threshold level for longer than the hold time. The hold time is set using IN\_SIG\_DET\_HOLD.

Note that the signal-level detection is performed in the digital domain, after the ADC, PGA, digital mute and digital volume controls—the respective input channel must be enabled and unmuted when using the signal-detect function.

The signal-detect function is an input to the interrupt control circuit and can be used to trigger an interrupt event; see Section 4.9. Note that the respective interrupt event represents the logic OR of the signal detection on all input channels and does not provide indication of which input channel caused the interrupt. To avoid multiple interrupts, the signal-detect interrupt can be reasserted only after all input channels have fallen below the trigger threshold level.

The signal-detect status can be output directly on a GPIO pin as an external indication of the input path signal detection. See Section 4.10 to configure a GPIO pin for this function.

The input path signal-detection control registers are described in Table 4-5.

| Register Address | Bit | Label                    | Default |                                         | Description                |                                    |
|------------------|-----|--------------------------|---------|-----------------------------------------|----------------------------|------------------------------------|
| R16420 (0x4024)  | 1   | IN1L_SIG_DET_            | 0       | Input Path 1 (Left) Si                  | gnal-Detect Enable         |                                    |
| IN1L_CONTROL1    |     | EN                       |         | 0 = Disabled                            |                            |                                    |
|                  |     |                          |         | 1 = Enabled                             |                            |                                    |
| R16452 (0x4044)  | 1   | IN1R_SIG_DET_            | 0       | Input Path 1 (Right) S                  | Signal-Detect Enable       |                                    |
| IN1R_CONTROL1    |     | EN                       |         | 0 = Disabled                            |                            |                                    |
|                  |     |                          |         | 1 = Enabled                             |                            |                                    |
| R16484 (0x4064)  | 1   | IN2L_SIG_DET_            | 0       | Input Path 2 (Left) Si                  | gnal-Detect Enable         |                                    |
| IN2L_CONTROL1    |     | EN                       |         | 0 = Disabled                            |                            |                                    |
|                  |     |                          |         | 1 = Enabled                             |                            |                                    |
| R16516 (0x4084)  | 1   | IN2R_SIG_DET_            | 0       | Input Path 2 (Right) S                  | Signal-Detect Enable       |                                    |
| IN2R_CONTROL1    |     | EN                       |         | 0 = Disabled                            |                            |                                    |
|                  |     |                          |         | 1 = Enabled                             |                            |                                    |
| R16960 (0x4240)  | 8:4 | IN_SIG_DET_              | 0x00    | Input Signal Path Sig                   | nal-Detect Threshold       |                                    |
| IN_SIG_DET_      |     | THR[4:0]                 |         | 0x00 = -30.1 dB                         | 0x05 = -54.2 dB            | 0x0A = -72.2 dB                    |
| CONTROL          |     |                          |         | 0x01 = -36.1 dB                         | 0x06 = -56.7 dB            | 0x0B = -74.7 dB                    |
|                  |     |                          |         | 0x02 = -42.1 dB                         | 0x07 = -60.2 dB            | 0x0C = -78.3 dB                    |
|                  |     |                          |         | 0x03 = -48.2 dB                         | 0x08 = -66.2 dB            | 0x0D = -80.8 dB                    |
|                  |     |                          |         | 0x04 = -50.7 dB                         | 0x09 = -68.7 dB            | All other codes are reserved       |
|                  | 3:0 | IN_SIG_DET_<br>HOLD[3:0] | 0001    | Input Signal Path Sig<br>is deasserted) | nal-Detect Hold Time (dela | ay before signal detect indication |
|                  |     |                          |         | 0000 = Reserved                         | (4 ms steps)               | 1100 = 96–100 ms                   |
|                  |     |                          |         | 0001 = 4–8 ms                           | 1001 = 36–40 ms            | 1101 = 192–196 ms                  |
|                  |     |                          |         | 0010 = 8–12 ms                          | 1010 = 40–44 ms            | 1110 = 384–388 ms                  |
|                  |     |                          |         | 0011 = 12–16 ms                         | 1011 = 48–52 ms            | 1111 = 768–772 ms                  |

#### Table 4-5. Input Signal Path Signal-Detect Control



### 4.2.9 Ultrasonic Signal Detection and Demodulation

The CS48L32 provides ultrasonic signal-processing functions on the input signal paths. Configurable filters and demodulator functions enable ultrasonic signals to be translated down to the audio band and routed through the digital mixer core. Ultrasonic signal detection is also supported, with an interrupt event generated when the detection conditions are met. Two ultrasonic processing blocks are incorporated, with independent configuration controls for each.

The input source for the ultrasonic blocks is configured using the US $n_SRC$  fields (where *n* identifies the applicable block US1 or US2). The input signal gain is set using US $n_GAIN$ . The input frequency range is selected by US $n_FREQ$ .

Note: The input path to the ultrasonic blocks incorporate a gain of -6 dB (in addition to the gain selected by USn\_GAIN).

The selected input source for ultrasonic signal detection may be either analog or digital (see Section 4.2.6 to configure the input path for analog or digital input). The CLK frequency for the digital (PDM) input signal paths is configured using  $INn_OSR$  for the respective path (see Table 4-3); the CLK frequency must be 1.536 MHz or 3.072 MHz if ultrasonic signal detection or demodulation is enabled.

The ultrasonic functions can be supported on any of the input signal paths (IN1–IN2). The inputs to the ultrasonic functions are independent of the enable, high-pass filter, mute, and digital-volume settings of the respective input signal paths—these controls have no effect on the ultrasonic functions.

The system clock, SYSCLK, must be present and enabled when using the ultrasonic functions. The SYSCLK frequency must be a multiple of 6.144 MHz (SYSCLK\_FRAC = 0) in this case. See Section 4.8 for details of SYSCLK and the associated registers.

The signal-detection function is enabled by setting US*n*\_DET\_EN. Note that signal detection can be supported without enabling the ultrasonic demodulator—ideal for low power signal-detection use cases.

The signal-detection algorithm uses an accumulator to count the instances where the input signal exceeds a detection threshold level—the count increases on each valid detection. If the input signal is below the threshold, a delay (hold time) is applied before decreasing the accumulator value. If the accumulator reaches the signal-detect level, an interrupt event is generated to indicate the successful detection. If no valid detection is made for the duration of the hold time, the accumulator value decreases at an exponential rate characterized by a configurable decay time.

A low-pass filter is incorporated in the signal path of the ultrasonic-detection circuit; this can be used to remove unwanted signal content. The low-pass filter is enabled using US $n_DET_LPF$ ; the cut-off frequency is configured using US $n_DET_LPF$ . LPF\_CUT. Note that the filter characteristics vary with US $n_FREQ$ , as described in Table 4-6.

The US*n*\_DET\_THR field configures the detection threshold level. The signal-detection rate is determined by the US*n*\_FREQ setting as described in Table 4-6—this is the frequency at which the input signal is measured against the detection threshold level.

The US $n_{DET}$ NUM field sets the accumulator count threshold at which a valid detection is indicated. The accumulator hold duration is configured using US $n_{DET}$ HOLD. The accumulator decay time constant is configured using US $n_{DET}$ \_DCY. The hold and decay parameters are defined as a function of the signal-detection rate.

The ultrasonic signal-detection function is an input to the interrupt control circuit and can be used to trigger an interrupt event—see Section 4.9.

The ultrasonic signal-detect status can be output directly on a GPIO pin as an external indication of the signal detection. See Section 4.10 to configure a GPIO pin for this function.



The signal-detection algorithm is illustrated in Fig. 4-12.



#### Figure 4-12. Ultrasonic Signal Detection

The ultrasonic demodulator function is enabled by setting USn\_EN. The frequency band and signal gain are selected using USn\_FREQ and USn\_GAIN respectively.

The output from the ultrasonic demodulator is a frequency-modulated image of the selected input frequency range. The folding frequency that characterizes the frequency modulation is set according to the US $n_FREQ$  setting—see Table 4-6. The relationship between input and output frequencies is described in Eq. 4-1.

#### Equation 4-1. Ultrasonic Demodulator Characteristic

Note that, depending on the input frequency range and the folding frequency, F<sub>FOLD</sub>, the modulated output in respect of certain input frequencies may overlap others. This effect arises if the folding frequency lies within the input frequency range, with the result that two different input frequencies will each be modulated to the same output frequency. This effect is limited to the outer edges of the input frequency range in all cases. Amplitude response across the input frequency range is flat to within 1.5 dB in all cases.

The demodulated ultrasonic outputs can be selected as input to the digital mixers or signal-processing functions within the digital core by setting the respective x\_SRC*n* fields as described in Section 4.3.1.

The sample rate for the demodulated ultrasonic output is configured using US*n*\_RATE—see Table 4-21. The selected sample rate must be one of the SYSCLK-related rates, and must be equal to the output rate set by US*n*\_FREQ (see Table 4-6). Note that sample-rate conversion is required when routing the ultrasonic signals to any signal chain that is configured for a different sample rate.

The characteristics associated with the USn\_FREQ field setting are shown in Table 4-6.

| Condition               | Input Frequency Band | Output Sample Rate | Demodulator Folding<br>Frequency (F <sub>FOLD</sub> ) | Signal-Detection Rate |
|-------------------------|----------------------|--------------------|-------------------------------------------------------|-----------------------|
| US <i>n</i> _FREQ = 010 | 16–24 kHz            | 16 kHz             | 16 kHz                                                | 80.8 kHz              |
| US <i>n</i> _FREQ = 011 | 20–28 kHz            | 16 kHz             | 20.21 kHz                                             | 96 kHz                |

#### Table 4-6. Ultrasonic Frequency Control



The ultrasonic detection and demodulation control registers are described in Table 4-7.

| Register Address | Bit   | Label         | Default | Description                                  |
|------------------|-------|---------------|---------|----------------------------------------------|
| R47104 (0xB800)  | 9     | US2_DET_EN    | 0       | Ultrasonic Detect 2 Enable                   |
| US_CONTROL       |       |               |         | 0 = Disabled                                 |
|                  |       |               |         | 1 = Enabled                                  |
|                  | 8     | US1_DET_EN    | 0       | Ultrasonic Detect 1 Enable                   |
|                  |       |               |         | 0 = Disabled                                 |
|                  |       |               |         | 1 = Enabled                                  |
|                  | 1     | US2_EN        | 0       | Ultrasonic Demodulator 2 Enable              |
|                  |       |               |         | 0 = Disabled                                 |
|                  |       |               |         | 1 = Enabled                                  |
|                  | 0     | US1_EN        | 0       | Ultrasonic Demodulator 1 Enable              |
|                  |       |               |         | 0 = Disabled                                 |
|                  |       |               |         | 1 = Enabled                                  |
| R47108 (0xB804)  | 13:12 | US1_GAIN[1:0] | 10      | Ultrasonic Demodulator 1 Gain                |
| US1_CONTROL      |       |               |         | 00 = Disabled (no signal) 10 = 1 dB          |
|                  |       |               |         | 01 = –5 dB 11 = 7 dB                         |
|                  | 11:8  | US1_SRC[3:0]  | 0x0     | Ultrasonic Demodulator 1 Source              |
|                  |       |               |         | 0x0 = IN1L All other codes are reserved      |
|                  |       |               |         | 0x1 = IN1R                                   |
|                  |       |               |         | 0x2 = IN2L                                   |
|                  |       |               |         | 0x3 = IN2R                                   |
|                  | 6:4   | US1_FREQ[2:0] | 011     | Ultrasonic Demodulator 1 Frequency           |
|                  |       |               |         | 010 = 16–24 kHz All other codes are reserved |
|                  |       |               |         | 011 = 20–28 kHz                              |

#### Table 4-7. Ultrasonic Signal-Detect and Demodulation Control



| Register Address    | Bit   | Label             | Default |                                              | Description                                                     |                                                             |
|---------------------|-------|-------------------|---------|----------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------|
| R47112 (0xB808)     | 30:28 | US1_DET_DCY[2:0]  | 000     | Ultrasonic Detect 1                          | Decay Time Constant                                             |                                                             |
| US1_DET_<br>CONTROL |       |                   |         |                                              | ne hold time, and in the abser<br>to decrease to 37% of its pre | nce of valid detections) for the<br>evious value.           |
|                     |       |                   |         | The quoted times an<br>time period is multip | re valid for US1_FREQ = 010<br>blied by 0.84.                   | 0; if US1_FREQ = 011, the                                   |
|                     |       |                   |         | 000 = 0 ms                                   | 011 = 3.16 ms                                                   | 110 = 25.34 ms                                              |
|                     |       |                   |         | 001 = 0.79 ms                                | 100 = 6.33 ms                                                   | 111 = 50.69 ms                                              |
|                     |       |                   |         | 010 = 1.58 ms                                | 101 = 12.67 ms                                                  |                                                             |
|                     | 27:24 | US1_DET_HOLD[3:0] | 0000    | Ultrasonic Detect 1                          | Hold Time                                                       |                                                             |
|                     |       |                   |         | decreases is 2(X+4)                          |                                                                 |                                                             |
|                     |       |                   |         | 0000 = 0                                     | 0011 = 127                                                      | 1110 = 262143                                               |
|                     |       |                   |         | 0001 = 31                                    |                                                                 | 1111 = 524287                                               |
|                     |       |                   |         | 0010 = 63                                    | 1101 = 131071                                                   |                                                             |
|                     | 23:20 | US1 DET NUM[3:0]  | 0000    | Ultrasonic Detect 1                          | Accumulator Count Thresho                                       | ld                                                          |
|                     |       |                   |         | Accumulated number NUM in integer codi       | er of detections threshold is<br>ing. The detection frequency   | 2 <sup>X</sup> , where X is US1_DET_<br>is set by US1_FREQ. |
|                     |       |                   |         | 0000 = 1                                     | 0011 = 8                                                        | 1110 = 16384                                                |
|                     |       |                   |         | 0001 = 2                                     |                                                                 | 1111 = 32768                                                |
|                     |       |                   |         | 0010 = 4                                     | 1101 = 8192                                                     |                                                             |
|                     | 18:16 | US1_DET_THR[2:0   | 000     | Ultrasonic Detect 1                          | Signal Level Threshold                                          |                                                             |
|                     |       |                   |         | 000 = -6 dBFS                                | 011 = -15 dBFS                                                  | 110 = –24 dBFS                                              |
|                     |       |                   |         | 001 = -9 dBFS                                | 100 = -18 dBFS                                                  | 111 = –27 dBFS                                              |
|                     |       |                   |         | 010 = -12 dBFS                               | 101 = –21 dBFS                                                  |                                                             |
|                     | 6:5   | US1_DET_LPF_      | 00      | Ultrasonic Detect 1                          | Low-pass Filter Control                                         |                                                             |
|                     |       | CUT[1:0]          |         | Selects the cut-off fi                       | requency of the low-pass filte                                  | er, dependent on US1_FREQ.                                  |
|                     |       |                   |         |                                              | ) the low-pass filter is set as<br>833 Hz, 10 = 408 Hz, 11 = 2  |                                                             |
|                     |       |                   |         |                                              | the low-pass filter is set as                                   |                                                             |
|                     |       |                   | -       |                                              | 989 Hz, 10 = 484 Hz, 11 = 2                                     | 41 Hz                                                       |
|                     | 4     | US1_DET_LPF       | 0       |                                              | Low-pass Filter Enable                                          |                                                             |
|                     |       |                   |         | 0 = Disabled                                 |                                                                 |                                                             |
| D47404 (0-0044)     | 10:40 |                   | 10      | 1 = Enabled<br>Ultrasonic Demodul            | atar 2 Cain                                                     |                                                             |
| R47124 (0xB814)     | 13:12 | US2_GAIN[1:0]     | 10      |                                              |                                                                 | <b>-</b>                                                    |
| US2_CONTROL         |       |                   |         | 00 = Disabled (no s<br>01 = -5 dB            | ignal) 10 = 1 dł<br>11 = 7 dł                                   |                                                             |
|                     | 11·9  | US2 SRC[3:0]      | 0x0     | Ultrasonic Demodul                           |                                                                 | ס                                                           |
|                     | 11.0  | 0.02_000[0.0]     | 0.00    | 0x0 = IN1L                                   | All other codes are re                                          | served                                                      |
|                     |       |                   |         | 0x0 = IN1R<br>0x1 = IN1R                     |                                                                 | 561 VGU                                                     |
|                     |       |                   |         | 0x1 = IN1R<br>0x2 = IN2L                     |                                                                 |                                                             |
|                     |       |                   |         | 0x2 = IN2L<br>0x3 = IN2R                     |                                                                 |                                                             |
|                     | 6:4   | US2_FREQ[2:0]     | 011     | Ultrasonic Demodul                           | ator 2 Frequency                                                |                                                             |
|                     | 0.4   |                   | 011     | 010 = 16-24  kHz                             | All other codes are re                                          | served                                                      |
|                     |       |                   |         | 010 = 10-24 kHz<br>011 = 20-28 kHz           |                                                                 |                                                             |
|                     |       | I                 |         | 011 - 20-20 KHZ                              |                                                                 |                                                             |

# Table 4-7. Ultrasonic Signal-Detect and Demodulation Control (Cont.)



| Register Address    | Bit   | Label             | Default |                                                                                                                                               | Description                                                  |                                                                                      |
|---------------------|-------|-------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------|
| R47128 (0xB818)     | 14:12 | US2_DET_DCY[2:0]  | 000     | Ultrasonic Detect 2 De                                                                                                                        | ecay Time Constant                                           |                                                                                      |
| US2_DET_<br>CONTROL |       |                   |         | Time period (after the hold time, and in the absence of valid detections) for the accumulated count to decrease to 37% of its previous value. |                                                              |                                                                                      |
|                     |       |                   |         | The quoted times are time period is multiplie                                                                                                 |                                                              | 0. If US2_FREQ = 011, the                                                            |
|                     |       |                   |         | 000 = 0 ms                                                                                                                                    | 011 = 3.16 ms                                                | 110 = 25.34 ms                                                                       |
|                     |       |                   |         | 001 = 0.79 ms                                                                                                                                 | 100 = 6.33 ms                                                | 111 = 50.69 ms                                                                       |
|                     |       |                   |         | 010 = 1.58 ms                                                                                                                                 | 101 = 12.67 ms                                               |                                                                                      |
|                     | 11:8  | US2_DET_HOLD[3:0] | 0000    | Ultrasonic Detect 2 Ho                                                                                                                        | old Time                                                     |                                                                                      |
|                     |       |                   |         | decreases is 2(X+4) -                                                                                                                         |                                                              | e the accumulated count<br>OLD in integer coding and<br>. The detection frequency is |
|                     |       |                   |         | 0000 = 0                                                                                                                                      | 0011 = 127                                                   | 1110 = 262143                                                                        |
|                     |       |                   |         | 0001 = 31                                                                                                                                     |                                                              | 1111 = 524287                                                                        |
|                     |       |                   |         | 0010 = 63                                                                                                                                     | 1101 = 131071                                                |                                                                                      |
|                     | 7:4   | US2_DET_NUM[3:0]  | 0000    | Ultrasonic Detect 2 Ac                                                                                                                        | ccumulator Count Thresho                                     | ld                                                                                   |
|                     |       |                   |         |                                                                                                                                               | of detections threshold is 2<br>g. The detection frequency   |                                                                                      |
|                     |       |                   |         | 0000 = 1                                                                                                                                      | 0011 = 8                                                     | 1110 = 16384                                                                         |
|                     |       |                   |         | 0001 = 2                                                                                                                                      |                                                              | 1111 = 32768                                                                         |
|                     |       |                   |         | 0010 = 4                                                                                                                                      | 1101 = 8192                                                  |                                                                                      |
|                     | 2:0   | US2_DET_THR[2:0   | 000     | Ultrasonic Detect 2 Si                                                                                                                        | ignal Level Threshold                                        |                                                                                      |
|                     |       |                   |         | 000 = -6 dBFS                                                                                                                                 | 011 = -15 dBFS                                               | 110 = –24 dBFS                                                                       |
|                     |       |                   |         | 001 = -9 dBFS                                                                                                                                 | 100 = -18 dBFS                                               | 111 = –27 dBFS                                                                       |
|                     |       |                   |         | 010 = -12 dBFS                                                                                                                                | 101 = –21 dBFS                                               |                                                                                      |
|                     | 6:5   | US2_DET_LPF_      | 00      | Ultrasonic Detect 2 Lo                                                                                                                        | ow-pass Filter Control                                       |                                                                                      |
|                     |       | CUT[1:0]          |         | Selects the cut-off free                                                                                                                      | quency of the low-pass filte                                 | r, dependent on US2_FREQ.                                                            |
|                     |       |                   |         |                                                                                                                                               | he low-pass filter is set as<br>33 Hz, 10 = 408 Hz, 11 = 2   |                                                                                      |
|                     |       |                   |         |                                                                                                                                               | he low-pass filter is set as †<br>39 Hz, 10 = 484 Hz, 11 = 2 |                                                                                      |
|                     | 4     | US2_DET_LPF       | 0       | Ultrasonic Detect 2 Lo                                                                                                                        | ow-pass Filter Enable                                        |                                                                                      |
|                     |       |                   |         | 0 = Disabled                                                                                                                                  |                                                              |                                                                                      |
|                     |       |                   |         | 1 = Enabled                                                                                                                                   |                                                              |                                                                                      |
|                     |       |                   |         | 1 = Enabled                                                                                                                                   |                                                              |                                                                                      |

#### Table 4-7. Ultrasonic Signal-Detect and Demodulation Control (Cont.)

## 4.2.10 Auxiliary PDM Interface

The CS48L32 provides two auxiliary PDM (AUXPDM) interfaces; each interface supports a digital output derived from one of the analog input paths. This can be used to provide an audio path between a microphone connected to the CS48L32 and a digital input to an external audio processor.

If an analog input source is selected, the AUXPDM provides a one-channel PDM conversion path. If a digital input source is selected, the CS48L32 passes the respective IN*n*\_PDMDATA signal directly to the AUXPDM data output pin—the interface can pass either mono or stereo data in this case.



The AUXPDM interface signal paths are shown in Fig. 4-13.



Figure 4-13. Auxiliary PDM Interface

The AUXPDM interfaces can be configured in Master or Slave Mode using AUXPDM*n*\_MSTR (where *n* identifies the applicable interface 1 or 2). In Master Mode, the clock (CLK) signal is generated by the CS48L32; in Slave Mode, the CLK signal is an input to the CS48L32.

The CLK frequency is selected using AUXPDM*n*\_FREQ. For each setting of this field, the actual frequency depends on whether SYSCLK is configured for 48 kHz- or 44.1 kHz-related sample rates. See Section 4.8 for details of the system clocks. Note that the CLK frequency must be configured in master and slave modes, using the AUXPDM*n*\_FREQ field.

In Slave Mode, the CS48L32 system clock (SYSCLK) must be synchronized to the PDM CLK input. The applicable CLK must be selected using PDM\_FLLCLK\_SRC (see Table 4-8) and configured as FLL reference clock using FLL1\_ REFCLK\_SRC. See Section 4.8 to configure SYSCLK using FLL1 as a clock reference.

**Note:** If one of the AUXPDM interfaces is configured in Slave Mode, the system clock (SYSCLK) must be synchronized to the respective CLK input. To operate more than one of these interfaces in Slave Mode concurrently, the respective interfaces must all be synchronous (i.e., referenced to a common clock source).



The input source for each AUXPDM interface is selected using AUXPDMn\_SRC and AUXPDMn\_DOUT\_SRC.

 If analog input is selected (AUXPDMn\_DOUT\_SRC = 0x0), the respective input path and ADC are enabled automatically. Note that the mute and digital-volume settings of the IN1 path have no effect on the AUXPDM output. The AUXPDM interface is enabled by setting AUXPDMn\_EN. Note that the other AUXPDM control fields should be configured before enabling the interface; the AUXPDMn EN bit should be set as the final step of the

AUXPDM-enable sequence. The AUXPDMn\_EN bit should be cleared before changing the interface configuration.

Note that, in Master Mode, the clock output is undriven (high-impedance) if the AUXPDM interface is disabled; the clock output is enabled by setting AUXPDM*n*\_EN. Integrated pull-down resistors can be enabled on the clock pins as described in Section 4.2.11.

The output signal can be muted and unmuted using AUXPDM*n*\_MUTE. The timing of the data (DOUT) signal can be controlled using AUXPDM*n*\_TXEDGE—this selects whether DOUT changes on the rising or falling edge of CLK.

The auxiliary PDM interface timing is shown in Fig. 4-14 (assuming analog input is selected). In Master Mode, the clock and data outputs are driven synchronously by the CS48L32. In Slave Mode, the timing of the output data is controlled by the external clock input. See Table 3-14 for timing information.



### Figure 4-14. Auxiliary PDM Interface Timing (Analog Input Source)

If digital input is selected (AUXPDMn\_DOUT\_SRC = 0x1 or 0x2), the respective INn\_PDMDATA signal is passed directly to the AUXPDM data output pin— note that the interface can pass either mono or stereo data in this case.
 If IN1\_PDMDATA is selected as source, IN1\_MODE must be set and one or both of IN1L/IN1R must be enabled. If IN2\_PDMDATA is selected as source, one or both of IN2L/IN2R must be enabled.

Note that the AUXPDM interface \_EN, \_MUTE, and TXEDGE control fields have no effect if digital input is selected.

The auxiliary PDM interface timing needs to be considered in combination with the DMIC/PDM input path timing, if digital input is selected as the AUXPDM source. The associated signals are subject to propagation delays between the DMIC/PDM interface and the AUXPDM interface, as described in Table 3-14.

- The AUXPDMn\_DATA output is sourced directly from the INn\_PDMDATA input.
- In AUXPDM Master Mode, the INn\_PDMCLK and AUXPDMn\_CLK outputs are generated from SYSCLK. In AUXPDM Slave Mode, the INn\_PDMCLK output is sourced directly from the AUXPDMn\_CLK input.



The auxiliary PDM interface control registers are described in Table 4-8.

| Register Address     | Bit   | Label             | Default | Description                                                                                 |
|----------------------|-------|-------------------|---------|---------------------------------------------------------------------------------------------|
| R4188 (0x105C)       | 7:4   | AUXPDM2_DOUT_     | 0x0     | Auxiliary PDM 2 data source                                                                 |
| AUXPDM_CTRL2         |       | SRC[3:0]          |         | 0x0 = Analog (mono, selected using AUXPDM2_SRC)                                             |
| _                    |       |                   |         | 0x1 = Digital (stereo, from IN1_PDMDATA)                                                    |
|                      |       |                   |         | 0x2 = Digital (stereo, from IN2_PDMDATA)                                                    |
|                      |       |                   |         | All other codes are reserved                                                                |
|                      | 3:0   | AUXPDM1_DOUT_     | 0x0     | Auxiliary PDM 1 data source                                                                 |
|                      |       | SRC[3:0]          |         | 0x0 = Analog (mono, selected using AUXPDM1_SRC)                                             |
|                      |       |                   |         | 0x1 = Digital (stereo, from IN1 PDMDATA)                                                    |
|                      |       |                   |         | 0x2 = Digital (stereo, from IN2 PDMDATA)                                                    |
|                      |       |                   |         | All other codes are reserved                                                                |
| R16396 (0x400C)      | 3:0   | PDM_FLLCLK_       | 0x0     | PDM CLK source select for FLL input reference                                               |
| INPUT                | 0.0   | SRC[3:0]          | 0,10    | (Only valid if the respective interface is configured in Slave Mode)                        |
| CONTROL2             |       |                   |         | 0x8 = AUXPDM1 CLK                                                                           |
|                      |       |                   |         | 0x9 = AUXPDM2 CLK                                                                           |
|                      |       |                   |         | All other codes are reserved                                                                |
| R17152 (0x4300)      | 1     | AUXPDM2 EN        | 0       | Auxiliary PDM 2 enable                                                                      |
| AUXPDM               |       |                   | Ŭ       | 0 = Disabled                                                                                |
| CONTROL1             |       |                   |         | 1 = Enabled                                                                                 |
|                      | 0     | AUXPDM1 EN        | 0       | Auxiliary PDM 1 enable                                                                      |
|                      | 0     | AUXP DIVIT_LIN    | 0       | 0 = Disabled                                                                                |
|                      |       |                   |         | 1 = Enabled                                                                                 |
| R17156 (0x4304)      | 1     | AUXPDM2 MUTE      | 0       | Auxiliary PDM 2 mute                                                                        |
| AUXPDM               | 1     | AUXPDIVIZ_IVIUTE  | 0       | 0 = Unmute                                                                                  |
| CONTROL2             |       |                   |         |                                                                                             |
| CONTROLL             | 0     |                   | 0       | 1 = Mute                                                                                    |
|                      | 0     | AUXPDM1_MUTE      | 0       | Auxiliary PDM 1 mute                                                                        |
|                      |       |                   |         | 0 = Unmute                                                                                  |
| D47400 (0, 4000)     | 47.40 |                   | 0.4     | 1 = Mute                                                                                    |
| R17160 (0x4308)      | 17:16 | AUXPDM1_FREQ[1:0] | 01      | Auxiliary PDM 1 CLK rate                                                                    |
| AUXPDM1_<br>CONTROL1 |       |                   |         | 00 = 3.072 MHz (2.8824 MHz) 10 = 1.536 MHz (1.4112 MHz)                                     |
| CONTROLT             |       |                   |         | 01 = 2.048 MHz (1.8816 MHz) 11 = 768 kHz (705.6 kHz)                                        |
|                      |       |                   |         | The frequencies in brackets apply for 44.1 kHz-related sample rates only (i.e.,             |
|                      |       |                   |         | if SYSCLK_FRAC = 1). The Auxiliary PDM interface must be disabled when updating this field. |
|                      | 11:8  | AUXPDM1_SRC[3:0]  | 0x0     | Auxiliary PDM 1 analog source                                                               |
|                      | 11.0  |                   | 0.00    | 0x0 = IN1L All other codes are reserved                                                     |
|                      |       |                   |         | 0x1 = IN1R                                                                                  |
|                      |       |                   |         | Only valid if AUXPDM1 DOUT SRC = 0x0. The Auxiliary PDM interface must                      |
|                      |       |                   |         | be disabled when updating this field.                                                       |
|                      | 4     | AUXPDM1_TXEDGE    | 0       | Auxiliary PDM 1 timing                                                                      |
|                      |       |                   |         | 0 = Output data is driven on rising edge of AUXPDM1_CLK                                     |
|                      |       |                   |         | 1 = Output data is driven on falling edge of AUXPDM1_CLK                                    |
|                      |       |                   |         | The Auxiliary PDM interface must be disabled when updating this field.                      |
|                      | 3     | AUXPDM1_MSTR      | 1       | Auxiliary PDM 1 Master Mode select                                                          |
|                      | Ĵ     |                   |         | 0 = AUXPDM1 CLK Slave Mode (input)                                                          |
|                      |       |                   |         | 1 = AUXPDM1_CLK Master mode (output)                                                        |
|                      |       |                   |         | The Auxiliary PDM interface must be disabled when updating this field.                      |
|                      |       |                   |         | The Auxiliary Point interface must be disabled when updating this field.                    |

## Table 4-8. Auxiliary PDM Interface Control



| Register Address | Bit   | Label             | Default | Description                                                                                                                                                                 |
|------------------|-------|-------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R17168 (0x4310)  | 17:16 | AUXPDM2_FREQ[1:0] | 01      | Auxiliary PDM 2 CLK rate                                                                                                                                                    |
| AUXPDM2_         |       |                   |         | 00 = 3.072 MHz (2.8824 MHz) 10 = 1.536 MHz (1.4112 MHz)                                                                                                                     |
| CONTROL1         |       |                   |         | 01 = 2.048 MHz (1.8816 MHz) 11 = 768 kHz (705.6 kHz)                                                                                                                        |
|                  |       |                   |         | The frequencies in brackets apply for 44.1 kHz–related sample rates only (i.e., if SYSCLK_FRAC = 1). The Auxiliary PDM interface must be disabled when updating this field. |
|                  | 11:8  | AUXPDM2_SRC[3:0]  | 0x0     | Auxiliary PDM 2 analog source                                                                                                                                               |
|                  |       |                   |         | 0x0 = IN1L All other codes are reserved                                                                                                                                     |
|                  |       |                   |         | 0x1 = IN1R                                                                                                                                                                  |
|                  |       |                   |         | Only valid if AUXPDM2_DOUT_SRC = 0x0. The Auxiliary PDM interface must be disabled when updating this field.                                                                |
|                  | 4     | AUXPDM2_TXEDGE    | 0       | Auxiliary PDM 2 timing                                                                                                                                                      |
|                  |       |                   |         | 0 = Output data is driven on rising edge of AUXPDM2_CLK                                                                                                                     |
|                  |       |                   |         | 1 = Output data is driven on falling edge of AUXPDM2_CLK                                                                                                                    |
|                  |       |                   |         | The Auxiliary PDM interface must be disabled when updating this field.                                                                                                      |
|                  | 3     | AUXPDM2_MSTR      | 1       | Auxiliary PDM 2 Master Mode select                                                                                                                                          |
|                  |       |                   |         | 0 = AUXPDM2_CLK Slave Mode (input)                                                                                                                                          |
|                  |       |                   |         | 1 = AUXPDM2_CLK Master mode (output)                                                                                                                                        |
|                  |       |                   |         | The Auxiliary PDM interface must be disabled when updating this field.                                                                                                      |

#### Table 4-8. Auxiliary PDM Interface Control (Cont.)

## 4.2.11 PDM (DMIC) Pin Configuration

PDM operation on the IN1 input path is selected using IN1\_MODE, as described in Table 4-3. If PDM input is selected, the respective analog input functions are disabled and the IN1\_PDMCLK and IN1\_PDMDATA pins are configured for digital input/output. The IN2 input path supports digital input only; if the IN2L or IN2 inputs paths are enabled, the IN2\_PDMCLK and IN2\_PDMDATA pins are configured for digital input/output.

The CS48L32 provides integrated pull-down resistors on the IN*n*\_PDMDATA pins. Integrated pull-down resistors are also provided on the AUXPDM*n*\_CLK pins. This provides a flexible capability for interfacing with other devices. The pull resistors can be configured independently using the bits described in Table 4-9. Note that, if the PDM input paths are disabled, the pull resistors are disabled on the respective pins.

The output drive strength of AUXPDM*n*\_CLK and AUXPDM*n*\_DOUT is selectable using the respective \_DRV\_STR bits described in Table 4-9.

| Register Address | Bit | Label                | Default | Description                        |
|------------------|-----|----------------------|---------|------------------------------------|
| R4148 (0x1034)   | 5   | IN2_PDMDATA_PD       | 0       | IN2_PDMDATA pull-down control      |
| DMIC_PAD_CTRL    |     |                      |         | 0 = Disabled, 1 = Enabled          |
|                  | 4   | IN1_PDMDATA_PD       | 0       | IN1_PDMDATA pull-down control      |
|                  |     |                      |         | 0 = Disabled, 1 = Enabled          |
| R4164 (0x1044)   | 18  | AUXPDM2_CLK_PD       | 0       | AUXPDM2_CLK pull-down control      |
| AUXPDM_CTRL      |     |                      |         | 0 = Disabled, 1 = Enabled          |
|                  | 16  | AUXPDM1_CLK_PD       | 0       | AUXPDM1_CLK pull-down control      |
|                  |     |                      |         | 0 = Disabled, 1 = Enabled          |
|                  | 3   | AUXPDM2_CLK_DRV_STR  | 1       | AUXPDM2_CLK output drive strength  |
|                  |     |                      |         | 0 = 4 mA, 1 = 8 mA                 |
|                  | 2   | AUXPDM2_DOUT_DRV_STR | 1       | AUXPDM2_DOUT output drive strength |
|                  |     |                      |         | 0 = 4 mA, 1 = 8 mA                 |
|                  | 1   | AUXPDM1_CLK_DRV_STR  | 1       | AUXPDM1_CLK output drive strength  |
|                  |     |                      |         | 0 = 4 mA, 1 = 8 mA                 |
|                  | 0   | AUXPDM1_DOUT_DRV_STR | 1       | AUXPDM1_DOUT output drive strength |
|                  |     |                      |         | 0 = 4 mA, 1 = 8 mA                 |

### Table 4-9. PDM (DMIC) Pin Control



# 4.3 Digital Core

The CS48L32 digital core provides extensive mixing and processing capabilities for multiple signal paths. The configuration is highly flexible and supports virtually every conceivable input/output connection between the available processing blocks.

The digital core provides parametric equalization (EQ) functions, DRC, and low-/high-pass filters (LHPF).

The CS48L32 supports multiple signal paths through the digital core. Stereo full-duplex sample-rate conversion is provided to allow digital audio to be routed between input (ADC/PDM) paths and audio serial ports (ASP1–ASP2) operating at different sample rates.

The DSP functions are programmable, using application-specific control sequences. Note that the DSP configuration data is lost whenever the VDD\_D power domain is removed; the DSP configuration data must be downloaded to the CS48L32 each time the device is powered up.

The CS48L32 incorporates a tone generator that can be used for beep functions through any of the audio signal paths. A white-noise generator is incorporated, to provide comfort noise in cases where silence (digital mute) is not desirable.

Two pulse-width modulation (PWM) signal generators are provided; the PWM waveforms can be modulated by an audio source within the digital core and can be output on a GPIO pin.

An overview of the digital-core mixing and signal-processing functions is provided in Fig. 4-15. The control registers associated with the digital-core signal paths are shown in Fig. 4-16 through Fig. 4-27. The full list of digital mixer control registers (0x8080–0x907C) is provided in Section 6. Generic register field definitions are provided in Table 4-10.

The digital audio core is predominantly a 24-bit architecture, but also provides support for 32-bit signal paths. Audio samples of up to 32 bits are supported by the ASP functions. The respective signal mixers provide full support for 32-bit data words. Note that all other signal paths and signal-processing blocks within the digital core are limited to 24-bit data length; data samples are truncated to 24-bit length if they are routed through any function that does not support 32-bit data words.





Figure 4-15. Digital Core

# 4.3.1 Digital-Core Mixers

The CS48L32 provides an extensive digital mixing capability. The digital-core mixing and signal-processing blocks are shown in Fig. 4-15. A four-input digital mixer is associated with many of these functions, as shown. The digital mixer circuit is identical in each instance, providing up to four selectable input sources, with independent volume control on each input.

The control registers associated with the digital-core signal paths are shown in Fig. 4-16–Fig. 4-27. The full list of digital mixer control registers (0x8080–0x907C) is provided in Section 6.

Further description of the associated control registers is provided throughout Section 4.3. Generic register field definitions are provided in Table 4-10.

The digital mixer input sources are selected using the associated  $x_SRCn$  fields; the volume control is implemented via the associated  $x_VOLn$  fields.

The ISRC input functions support selectable input sources, but do not incorporate any digital mixing. The respective input source (x\_SRC*n*) fields are identical to those of the digital mixers.



The x\_SRC*n* fields select the input sources for the respective mixer or signal-processing block. Note that the selected input sources must be configured for the same sample rate as the blocks to which they are connected. Sample-rate conversion functions are available to support flexible interconnectivity; see Section 4.3.12.

A status bit is associated with each configurable input source, indicating whether the signal path is enabled. If an underclocked error condition occurs, these bits can be used to indicate which signal paths have been enabled.

The generic register field definition for the digital mixers is provided in Table 4-10.

| Register Address | Bit | Label          | Default |                               | Description                 |                        |  |  |  |
|------------------|-----|----------------|---------|-------------------------------|-----------------------------|------------------------|--|--|--|
| R32896 (0x8080)  | 15  | x_STS <i>n</i> | 0       | [Digital Core function] input | <i>n</i> status             |                        |  |  |  |
| to               |     |                |         | 0 = Disabled                  |                             |                        |  |  |  |
| R39132 (0x907C)  |     |                |         | 1 = Enabled                   |                             |                        |  |  |  |
|                  | 7:1 | x_VOL <i>n</i> | 0x40    | [Digital Core mixer] input n  | volume. (–32 dB to +16 dB i | n 1 dB steps)          |  |  |  |
|                  |     |                |         | 0x00 to 0x20 = -32 dB         | (1 dB steps)                | 0x50 = +16 dB          |  |  |  |
|                  |     |                |         | 0x21 = –31 dB                 | 0x40 = 0 dB                 | 0x51 to 0x7F = +16 dB  |  |  |  |
|                  |     |                |         | 0x22 = -30 dB                 | (1 dB steps)                |                        |  |  |  |
|                  | 8:0 | x_SRC <i>n</i> | 0x000   | [Digital Core function] input | n source select             |                        |  |  |  |
|                  |     |                |         | 0x000 = Silence (mute)        | 0x098 = ISRC1 INT1          | 0x0C0 = DRC1 Left      |  |  |  |
|                  |     |                |         | 0x004 = Tone generator 1      | 0x099 = ISRC1 INT2          | 0x0C1 = DRC1 Right     |  |  |  |
|                  |     |                |         | 0x005 = Tone generator 2      | 0x09A = ISRC1 INT3          | 0x0C2 = DRC2 Left      |  |  |  |
|                  |     |                |         | 0x00C = Noise generator       | 0x09B = ISRC1 INT4          | 0x0C3 = DRC2 Right     |  |  |  |
|                  |     |                |         | 0x010 = IN1L signal path      | 0x09C = ISRC1 DEC1          | 0x0C8 = LHPF1          |  |  |  |
|                  |     |                |         | 0x011 = IN1R signal path      | 0x09D = ISRC1 DEC2          | 0x0C9 = LHPF2          |  |  |  |
|                  |     |                |         | 0x012 = IN2L signal path      | 0x09E = ISRC1 DEC3          | 0x0CA = LHPF3          |  |  |  |
|                  |     |                |         | 0x013 = IN2R signal path      | 0x09F = ISRC1 DEC4          | 0x0CB = LHPF4          |  |  |  |
|                  |     |                |         | 0x020 = ASP1 RX1              | 0x0A0 = ISRC2 INT1          | 0x0D8 = Ultrasonic 1   |  |  |  |
|                  |     |                |         | 0x021 = ASP1 RX2              | 0x0A1 = ISRC2 INT2          | 0x0D9 = Ultrasonic 2   |  |  |  |
|                  |     |                |         | 0x022 = ASP1 RX3              | 0x0A4 = ISRC2 DEC1          | 0x100 = DSP1 channel 1 |  |  |  |
|                  |     |                |         | 0x023 = ASP1 RX4              | 0x0A5 = ISRC2 DEC2          | 0x101 = DSP1 channel 2 |  |  |  |
|                  |     |                |         | 0x024 = ASP1 RX5              | 0x0A8 = ISRC3 INT1          | 0x102 = DSP1 channel 3 |  |  |  |
|                  |     |                |         | 0x025 = ASP1 RX6              | 0x0A9 = ISRC3 INT2          | 0x103 = DSP1 channel 4 |  |  |  |
|                  |     |                |         | 0x026 = ASP1 RX7              | 0x0AC = ISRC3 DEC1          | 0x104 = DSP1 channel 5 |  |  |  |
|                  |     |                |         | 0x027 = ASP1 RX8              | 0x0AD = ISRC3 DEC2          | 0x105 = DSP1 channel 6 |  |  |  |
|                  |     |                |         | 0x030 = ASP2 RX1              | 0x0B8 = EQ1                 | 0x106 = DSP1 channel 7 |  |  |  |
|                  |     |                |         | 0x031 = ASP2 RX2              | 0x0B9 = EQ2                 | 0x107 = DSP1 channel 8 |  |  |  |
|                  |     |                |         | 0x032 = ASP2 RX3              | 0x0BA = EQ3                 |                        |  |  |  |
|                  |     |                |         | 0x033 = ASP2 RX4              | 0x0BB = EQ4                 |                        |  |  |  |

#### Table 4-10. Digital-Core Mixer Control Registers

# 4.3.2 Digital-Core Inputs

The digital core comprises multiple input paths, as shown in Fig. 4-16. Any of these inputs may be selected as a source to the digital mixers or signal-processing functions within the CS48L32 digital core.

Note that the outputs from other blocks within the digital core may also be selected as input to the digital mixers or signal-processing functions within the CS48L32 digital core. Those input sources, which are not shown in Fig. 4-16, are described separately throughout Section 4.3.

The hexadecimal numbers in Fig. 4-16 indicate the corresponding x\_SRC*n* setting for selection of that signal as an input to another digital-core function.

The sample rate for the input signal paths is configured by using the applicable IN\_RATE, ASP*n*\_RATE, or US*n*\_RATE; see Table 4-21. Note that sample-rate conversion is required when routing the input signal paths to any signal chain that is configured for a different sample rate.



| Silence (mute) (0x000)                                                                                       |
|--------------------------------------------------------------------------------------------------------------|
| IN1L signal path (0x010)<br>IN1R signal path (0x011)<br>IN2L signal path (0x012)<br>IN2R signal path (0x013) |
| ASP1 RX1 (0x020)                                                                                             |
| ASP1 RX2 (0x021)                                                                                             |
| ASP1 RX3 (0x022)                                                                                             |
| ASP1 RX4 (0x023)                                                                                             |
| ASP1 RX5 (0x024)                                                                                             |
| ASP1 RX6 (0x025)                                                                                             |
| ASP1 RX7 (0x026)                                                                                             |
| ASP1 RX8 (0x027)                                                                                             |
| ASP2 RX1 (0x030)                                                                                             |
| ASP2 RX2 (0x031)                                                                                             |
| ASP2 RX3 (0x032)                                                                                             |
| ASP2 RX4 (0x033)                                                                                             |
| Ultrasonic 1 (0x0D8)                                                                                         |
| Ultrasonic 2 (0x0D9)                                                                                         |

Figure 4-16. Digital-Core Inputs

# 4.3.3 Digital-Core Output Mixers

The digital core supports two audio serial port (ASP) interfaces. The output paths associated with ASP1–ASP2 are shown in Fig. 4-17. A four-input mixer is associated with each output. The four input sources are selectable in each case, and independent volume control is provided for each path.

The ASP1–ASP2 output mixer control fields (see Fig. 4-17) are located at addresses 0x8200 through 0x833C.

The full list of digital mixer control registers (0x8080–0x907C) is provided in Section 6. Generic register field definitions are provided in Table 4-10.

The x\_SRC*n* fields select the input sources for the respective mixers. Note that the selected input sources must be configured for the same sample rate as the mixer to which they are connected. Sample-rate conversion functions are available to support flexible interconnectivity; see Section 4.3.12.

The sample rate for the output signal paths is configured using the applicable ASP*n*\_RATE; see Table 4-21. Note that sample-rate conversion is required when routing the output signal paths to any signal chain that is configured for a different sample rate.

The ASP*n*\_RATE fields must not be changed if any of the respective  $x\_SRCn$  fields is nonzero. The associated  $x\_SRCn$  fields must be cleared before writing new values to ASP*n*\_RATE. A minimum delay of 125  $\mu$ s must be allowed between clearing the  $x\_SRCn$  fields and writing to the associated ASP*n*\_RATE fields. See Table 4-21 for details.

The ASP*n* output mixers provide full support for 32-bit data words. Audio samples of up to 32 bits are supported by the ASP functions. Note that other signal paths and signal-processing blocks within the digital core are limited to 24-bit data length; data samples are truncated to 24-bit length if they are routed through any function that does not support 32-bit data words.

The CS48L32 performs automatic checks to confirm that the SYSCLK frequency is high enough to support the output mixer paths. If the frequency is too low, an attempt to enable an output mixer path fails. Note that active signal paths are not affected under such circumstances.

The status bits in registers 0x8080–0x907C indicate the status of each digital mixer. If an underclocked error condition occurs, these bits can be used to indicate which mixer paths have been enabled.





Figure 4-17. Digital-Core ASP Outputs

# 4.3.4 Five-Band Parametric Equalizer (EQ)

The digital core provides four EQ processing blocks as shown in Fig. 4-18. A four-input mixer is associated with each EQ. The four input sources are selectable in each case, and independent volume control is provided for each path. Each EQ block supports one output.

The EQ provides selective control of five frequency bands as follows:

- The low-frequency band (Band 1) filter can be configured as a peak filter or as a shelving filter. If configured as a shelving filter, it provides adjustable gain below the Band 1 cut-off frequency. As a peak filter, it provides adjustable gain within a defined frequency band that is centered on the Band 1 frequency.
- The midfrequency bands (Band 2–Band 4) filters are peak filters that provide adjustable gain around the respective center frequency.
- The high-frequency band (Band 5) filter is a shelving filter that provides adjustable gain above the Band 5 cut-off frequency.





### Figure 4-18. Digital-Core EQ Blocks

The EQ1–EQ4 mixer control fields (see Fig. 4-18) are located at addresses 0x8B80 through 0x8BBC.

The full list of digital-mixer control registers (0x8080–0x907C) is provided in Section 6. Generic register field definitions are provided in Table 4-10.

The x\_SRC*n* fields select the input sources for the respective EQ processing blocks. Note that the selected input sources must be configured for the same sample rate as the EQ to which they are connected. Sample-rate conversion functions are available to support flexible interconnectivity; see Section 4.3.12.

The hexadecimal numbers in Fig. 4-18 indicate the corresponding x\_SRC*n* setting for selection of that signal as an input to another digital-core function.

The sample rate for the EQ function is configured using FX\_RATE; see Table 4-21. Note that the EQ, DRC, and LHPF functions must be configured for the same sample rate. Sample-rate conversion is required when routing the EQ signal paths to any signal chain that is configured for a different sample rate.

The FX\_RATE field must not be changed if any of the associated x\_SRC*n* fields is nonzero. The associated x\_SRC*n* fields must be cleared before writing a new value to FX\_RATE. A minimum delay of 125  $\mu$ s must be allowed between clearing the x\_SRC*n* fields and writing to FX\_RATE. See Table 4-21 for details.

The cut-off or center frequencies for the five-band EQ are set by using the coefficients held in the registers identified in Table 4-11. These coefficients are derived using tools provided in Cirrus Logic's WISCE<sup>™</sup> evaluation-board control software; please contact your Cirrus Logic representative for details.

| EQ  | Register Addresses |
|-----|--------------------|
| EQ1 | 0xA818–0xA850      |
| EQ2 | 0xA85C-0xA894      |
| EQ3 | 0xA8A0–0xA8D8      |
| EQ4 | 0xA8E4-0xA91C      |

### Table 4-11. EQ Coefficient Registers



The control registers associated with the EQ functions are described in Table 4-12.

| Table 4-12. | EQ Enable and | Gain Control |
|-------------|---------------|--------------|
|             |               |              |

| Register Address | Bit   | Label                                | Default |                                                        | Description               |                        |
|------------------|-------|--------------------------------------|---------|--------------------------------------------------------|---------------------------|------------------------|
| R43012 (0xA804)  | 11:0  | FX_STS[11:0]                         | 0x00    | LHPF, DRC, EQ Enable                                   |                           |                        |
| FX_STATUS        |       |                                      |         | signal-processing function                             | on. Each bit is coded as  | follows:               |
|                  |       |                                      |         | 0 = Disabled                                           |                           |                        |
|                  |       |                                      |         | 1 = Enabled                                            |                           |                        |
|                  |       |                                      |         | [11] = EQ4                                             | [7] = DRC2 (Right)        | [3] = LHPF4            |
|                  |       |                                      |         | [10] = EQ3                                             | [6] = DRC2 (Left)         | [2] = LHPF3            |
|                  |       |                                      |         | [9] = EQ2                                              | [5] = DRC1 (Right)        | [1] = LHPF2            |
|                  |       |                                      |         | [8] = EQ1                                              | [4] = DRC1 (Left)         | [0] = LHPF1            |
| R43016 (0xA808)  | 3     | EQ4_EN                               | 0       | EQ4 Enable                                             |                           |                        |
| EQ_CONTROL1      |       |                                      |         | 0 = Disabled                                           |                           |                        |
|                  |       |                                      |         | 1 = Enabled                                            |                           |                        |
|                  | 2     | EQ3_EN                               | 0       | EQ3 Enable                                             |                           |                        |
|                  |       |                                      |         | 0 = Disabled                                           |                           |                        |
|                  |       |                                      |         | 1 = Enabled                                            |                           |                        |
|                  | 1     | EQ2_EN                               | 0       | EQ2 Enable                                             |                           |                        |
|                  |       |                                      |         | 0 = Disabled                                           |                           |                        |
|                  |       |                                      |         | 1 = Enabled                                            |                           |                        |
|                  | 0     | EQ1_EN                               | 0       | EQ1 Enable                                             |                           |                        |
|                  |       |                                      |         | 0 = Disabled                                           |                           |                        |
|                  |       |                                      |         | 1 = Enabled                                            |                           |                        |
| R43020 (0xA80C)  | 3     | EQ4 B1 MODE                          | 0       | EQ4 Band 1 Mode                                        |                           |                        |
| EQ CONTROL2      |       |                                      |         | 0 = Shelving filter                                    |                           |                        |
| -                |       |                                      |         | 1 = Peak filter                                        |                           |                        |
|                  | 2     | EQ3_B1_MODE                          | 0       | EQ3 Band 1 Mode                                        |                           |                        |
|                  |       |                                      |         | 0 = Shelving filter                                    |                           |                        |
|                  |       |                                      |         | 1 = Peak filter                                        |                           |                        |
|                  | 1     | EQ2 B1 MODE                          | 0       | EQ2 Band 1 Mode                                        |                           |                        |
|                  |       |                                      | -       | 0 = Shelving filter                                    |                           |                        |
|                  |       |                                      |         | 1 = Peak filter                                        |                           |                        |
|                  | 0     | EQ1_B1_MODE                          | 0       | EQ1 Band 1 Mode                                        |                           |                        |
|                  | -     |                                      | -       | 0 = Shelving filter                                    |                           |                        |
|                  |       |                                      |         | 1 = Peak filter                                        |                           |                        |
| R43024 (0xA810)  | 28:24 | EQ1 B4 GAIN[4:0]                     | 0x0C    | EQ1 Band <i>n</i> Gain (–12 d                          | IB to +12 dB in 1 dB ster | ns)                    |
| EQ1 GAIN1        | 20:16 | EQ1_B3_GAIN[4:0]                     | 0x0C    | 0x00 = -12  dB                                         | 0x0C = 0 dB               | 0x18 = 12 dB           |
|                  | 12:8  | EQ1 B2 GAIN[4:0]                     | 0x0C    | 0x01 = -11  dB                                         | (1 dB steps)              | All other codes are    |
|                  | 4:0   | EQ1_B1_GAIN[4:0]                     | 0x0C    | (1 dB steps)                                           | 0x17 = 11  dB             | reserved               |
| R43028 (0xA814)  | 4:0   | EQ1_B5_GAIN[4:0]                     | 0x0C    | (· <b>/ - /</b>                                        |                           |                        |
| EQ1 GAIN2        |       |                                      | 0/10/0  |                                                        |                           |                        |
| R43032 (0xA818)  | _     | EQ1_*                                | _       | EQ1 Frequency Coefficie                                | ents. Refer to WISCF ev   | aluation board control |
| to               |       |                                      |         | software for the derivation                            |                           |                        |
| R43088 (0xA850)  |       |                                      |         |                                                        |                           |                        |
| R43092 (0xA854)  | 28:24 | EQ2_B4_GAIN[4:0]                     | 0x0C    | EQ2 Band <i>n</i> Gain (–12 d                          | IB to +12 dB in 1 dB ster | le)                    |
| EQ2_GAIN1        | 20:24 | EQ2_B3_GAIN[4:0]                     | 0x0C    | 0x00 = -12  dB                                         | 0x0C = 0 dB               | 0x18 = 12 dB           |
|                  | 12:8  | EQ2_B3_GAIN[4:0]                     | 0x0C    | 0x00 = -12  dB<br>0x01 = -11  dB                       | (1 dB steps)              | All other codes are    |
|                  | 4:0   | EQ2_B2_GAIN[4:0]<br>EQ2_B1_GAIN[4:0] | 0x0C    | (1 dB steps)                                           | 0x17 = 11  dB             | reserved               |
| R43096 (0xA858)  | 4:0   | EQ2_B1_GAIN[4:0]<br>EQ2_B5_GAIN[4:0] | 0x0C    |                                                        |                           | ··· <b>·</b>           |
| . ,              | 4.0   |                                      | 0,00    |                                                        |                           |                        |
| EQ2_GAIN2        |       | E02 *                                |         | EO2 Fraguenay Coefficie                                | onto Dofor to MISOF       | aluation board control |
| R43100 (0xA85C)  | _     | EQ2_*                                | —       | EQ2 Frequency Coefficie<br>software for the derivation |                           |                        |
|                  |       |                                      |         |                                                        |                           |                        |
| R43156 (0xA89C)  |       |                                      |         |                                                        |                           |                        |



| Register Address | Bit   | Label            | Default | Description                                             |                            |                        |  |
|------------------|-------|------------------|---------|---------------------------------------------------------|----------------------------|------------------------|--|
| R43160 (0xA898)  | 28:24 | EQ3_B4_GAIN[4:0] | 0x0C    | EQ3 Band <i>n</i> Gain (–12 dB to +12 dB in 1 dB steps) |                            |                        |  |
| EQ3_GAIN1        | 20:16 | EQ3_B3_GAIN[4:0] | 0x0C    | 0x00 = –12 dB                                           | 0x0C = 0 dB                | 0x18 = 12 dB           |  |
|                  | 12:8  | EQ3_B2_GAIN[4:0] | 0x0C    | 0x01 = –11 dB                                           | (1 dB steps)               | All other codes are    |  |
|                  | 4:0   | EQ3_B1_GAIN[4:0] | 0x0C    | (1 dB steps)                                            | 0x17 = 11 dB               | reserved               |  |
| R43164 (0xA89C)  | 4:0   | EQ3_B5_GAIN[4:0] | 0x0C    |                                                         |                            |                        |  |
| EQ3_GAIN2        |       |                  |         |                                                         |                            |                        |  |
| R43168 (0xA8A0)  |       | EQ3_*            |         |                                                         | cients. Refer to WISCE ev  | aluation board control |  |
| to               |       |                  |         | software for the derivati                               | ion of these field values. |                        |  |
| R43224 (0xA8D8)  |       |                  |         |                                                         |                            |                        |  |
| R43228 (0xA8DC)  | 28:24 | EQ4_B4_GAIN[4:0] | 0x0C    | EQ4 Band <i>n</i> Gain (–12                             | dB to +12 dB in 1 dB ste   | ps)                    |  |
| EQ4_GAIN1        | 20:16 | EQ4_B3_GAIN[4:0] | 0x0C    | 0x00 = –12 dB                                           | 0x0C = 0 dB                | 0x18 = 12 dB           |  |
|                  | 12:8  | EQ4_B2_GAIN[4:0] | 0x0C    | 0x01 = –11 dB                                           | (1 dB steps)               | All other codes are    |  |
|                  | 4:0   | EQ4_B1_GAIN[4:0] | 0x0C    | (1 dB steps)                                            | 0x17 = 11 dB               | reserved               |  |
| R43232 (0xA8E0)  | 4:0   | EQ4_B5_GAIN[4:0] | 0x0C    |                                                         |                            |                        |  |
| EQ4_GAIN2        |       |                  |         |                                                         |                            |                        |  |
| R43236 (0xA8E4)  | _     | EQ4_*            | —       |                                                         | eients. Refer to WISCE ev  | aluation board control |  |
| to               |       |                  |         | software for the derivati                               | ion of these field values. |                        |  |
| R43292 (0xA91C)  |       |                  |         |                                                         |                            |                        |  |

#### Table 4-12. EQ Enable and Gain Control (Cont.)

The CS48L32 automatically checks to confirm whether the SYSCLK frequency is high enough to support the commanded EQ and digital mixing functions. If an attempt is made to enable an EQ signal path, and there are insufficient SYSCLK cycles to support it, the attempt does not succeed. Note that any signal paths that are already active are not affected under such circumstances.

The FX\_STS field in register 0xA804 indicates the status of each EQ, DRC, and LHPF signal path. If an underclocked error condition occurs, this field can be used to indicate which EQ, DRC, or LHPF signal paths have been enabled.

The status bits in registers 0x8080–0x907C indicate the status of each digital mixer. If an underclocked error condition occurs, these bits can be used to indicate which mixer paths have been enabled.

# 4.3.5 Dynamic Range Control (DRC)

The digital core provides two stereo DRC processing blocks, as shown in Fig. 4-19. A four-input mixer is associated with each DRC input channel. The input sources are selectable in each case, and independent volume control is provided for each path. The stereo DRC blocks support two outputs each.

The function of the DRC is to adjust the signal gain in conditions where the input amplitude is unknown or varies over a wide range, for example, when recording from microphones built into a handheld system or to restrict the dynamic range of an output signal path.

To improve intelligibility in the presence of loud impulsive noises, the DRC can apply compression and automatic level control to the signal path. It incorporates anticlip and quick-release features for handling transients.

The DRC also incorporates a noise-gate function that provides additional attenuation of very low-level input signals. This means that the signal path is quiet when no signal is present, giving an improvement in background noise level under these conditions.

A signal-detect function is provided within the DRC; this can be used to detect the presence of an audio signal and to trigger other events. The DRC provides inputs to the interrupt control circuit for this purpose.





Figure 4-19. Dynamic Range Control (DRC) Block

The DRC1 and DRC2 mixer control fields (see Fig. 4-19) are located at addresses 0x8C00 through 0x8C3C.

The full list of digital mixer control registers (0x8080–0x907C) is provided in Section 6. Generic register field definitions are provided in Table 4-10.

The x\_SRC*n* fields select the input sources for the respective DRC processing blocks. Note that the selected input sources must be configured for the same sample rate as the DRC to which they are connected. Sample-rate conversion functions are available to support flexible interconnectivity; see Section 4.3.12.

The hexadecimal numbers in Fig. 4-19 indicate the corresponding x\_SRC*n* setting for selection of that signal as an input to another digital-core function.

The sample rate for the DRC function is configured using FX\_RATE; see Table 4-21. Note that the EQ, DRC, and LHPF functions must all be configured for the same sample rate. Sample-rate conversion is required when routing the DRC signal paths to any signal chain that is configured for a different sample rate.

The FX\_RATE field must not be changed if any of the associated x\_SRC*n* fields is nonzero. The associated x\_SRC*n* fields must be cleared before writing a new value to FX\_RATE. A minimum delay of 125  $\mu$ s must be allowed between clearing the x\_SRC*n* fields and writing to FX\_RATE. See Table 4-21 for details.

The DRC functions are enabled using the control bits described in Table 4-13.



| Register Address | Bit | Label    | Default | Description         |
|------------------|-----|----------|---------|---------------------|
| R43776 (0xAB00)  | 1   | DRC1L_EN | 0       | DRC1 (left) enable  |
| DRC1_CONTROL1    |     |          |         | 0 = Disabled        |
|                  |     |          |         | 1 = Enabled         |
|                  | 0   | DRC1R_EN | 0       | DRC1 (right) enable |
|                  |     |          |         | 0 = Disabled        |
|                  |     |          |         | 1 = Enabled         |
| R43796 (0xAB14)  | 1   | DRC2L_EN | 0       | DRC2 (left) enable  |
| DRC2_CONTROL1    |     |          |         | 0 = Disabled        |
|                  |     |          |         | 1 = Enabled         |
|                  | 0   | DRC2R_EN | 0       | DRC2 (right) enable |
|                  |     |          |         | 0 = Disabled        |
|                  |     |          |         | 1 = Enabled         |

### Table 4-13. DRC Enable

The following description of the DRC is applicable to each DRC. The associated control fields are described in Table 4-15 and Table 4-16 for DRC1 and DRC2 respectively.

### 4.3.5.1 DRC Compression, Expansion, and Limiting

The DRC supports two different compression regions, separated by a knee at a specific input amplitude (shown as Knee 1 in Fig. 4-20). In the region above the knee, the compression slope  $DRCn_HI_COMP$  applies; in the region below the knee, the compression slope  $DRCn_LO_COMP$  applies. Note that *n* identifies the applicable DRC 1 or 2.

The DRC also supports a noise-gate region, where low-level input signals are heavily attenuated. This function can be enabled or disabled according to the application requirements. The DRC response in this region is defined by the expansion slope DRC*n*\_NG\_EXP.

For additional attenuation of signals in the noise-gate region, an additional knee can be defined (shown as Knee 2 in Fig. 4-20). If this knee is enabled, there is an infinitely steep drop-off in the DRC response pattern between the DRC $n_LO_COMP$  and DRC $n_NG_EXP$  regions.

The overall DRC compression characteristic in steady state (i.e., where the input amplitude is near constant) is shown in Fig. 4-20.



Figure 4-20. DRC Response Characteristic



The slope of the DRC response is determined by DRC*n*\_HI\_COMP and DRC*n*\_LO\_COMP. A slope of 1 indicates constant gain in this region. A slope less than 1 represents compression (i.e., a change in input amplitude produces only a smaller change in output amplitude). A slope of 0 indicates that the target output amplitude is the same across a range of input amplitudes; this is infinite compression.

If the noise gate is enabled, the DRC response in this region is determined by DRC*n*\_NG\_EXP. A slope of 1 indicates constant gain in this region. A slope greater than 1 represents expansion (i.e., a change in input amplitude produces a larger change in output amplitude).

If the DRC*n*\_KNEE2\_OP knee is enabled (Knee 2 in Fig. 4-20), this introduces the vertical line in the response pattern shown, resulting in infinitely steep attenuation at this point in the response.

The DRC parameters are listed in Table 4-14.

| Parameters | Parameter     | Description                    |
|------------|---------------|--------------------------------|
| 1          | DRCn_KNEE1_IP | Input level at Knee 1 (dB)     |
| 2          | DRCn_KNEE1_OP | Output level at Knee 1 (dB)    |
| 3          | DRCn_HI_COMP  | Compression ratio above Knee 1 |
| 4          | DRCn_LO_COMP  | Compression ratio below Knee 1 |
| 5          | DRCn_KNEE2_IP | Input level at Knee 2 (dB)     |
| 6          | DRCn_NG_EXP   | Expansion ratio below Knee 2   |
| 7          | DRCn_KNEE2_OP | Output level at Knee 2 (dB)    |

The noise gate is enabled by setting DRC*n*\_NG\_EN. When the noise gate is not enabled, Parameters 5–7 (see Table 4-14) are ignored, and the DRC*n*\_LO\_COMP slope applies to all input signal levels below Knee 1.

The DRC*n*\_KNEE2\_OP knee is enabled by setting DRC*n*\_KNEE2\_OP\_EN. If this bit is not set, Parameter 7 is ignored and the Knee 2 position always coincides with the low end of the DRC*n*\_LO\_COMP region.

The Knee 1 point in Fig. 4-20 is determined by DRCn\_KNEE1\_IP and DRCn\_KNEE1\_OP.

Parameter Y0, the output level for a 0 dB input, is not specified directly but can be calculated from the other parameters using Eq. 4-2.

 $Y0 = DRCn_KNEE1_OP - (DRCn_KNEE1_IP \times DRCn_HI_COMP)$ 

#### Equation 4-2. DRC Compression Calculation

### 4.3.5.2 Gain Limits

The minimum and maximum gain applied by the DRC is set by DRC*n*\_MINGAIN, DRC*n*\_MAXGAIN, and DRC*n*\_NG\_MINGAIN. These limits can be used to alter the DRC response from that shown in Fig. 4-20. If the range between maximum and minimum gain is reduced, the extent of the dynamic range control is reduced.

The minimum gain in the compression regions of the DRC response is set by DRC*n*\_MINGAIN. The minimum gain in the noise-gate region is set by DRC*n*\_NG\_MINGAIN. The minimum gain limit prevents excessive attenuation of the signal path.

The maximum gain limit set by DRCn\_MAXGAIN prevents quiet signals (or silence) from being excessively amplified.

### 4.3.5.3 Dynamic Characteristics

The dynamic behavior determines how quickly the DRC responds to changing signal levels. Note that the DRC responds to the average (RMS) signal amplitude over a period of time.

The DRC*n*\_ATK determines how quickly the DRC gain decreases when the signal amplitude is high. The DRC*n*\_DCY determines how quickly the DRC gain increases when the signal amplitude is low.

These fields are described in Table 4-15 and Table 4-16. The register defaults are suitable for general-purpose microphone use.



## 4.3.5.4 Anticlip Control

The DRC includes an anticlip function to avoid signal clipping when the input amplitude rises very quickly. This function uses a feed-forward technique for early detection of a rising signal level. Signal clipping is avoided by dynamically increasing the gain attack rate when required.

The anticlip function is enabled using the DRC*n*\_ANTICLIP bit. Note that the feed-forward processing increases the latency in the input signal path.

The anticlip feature operates entirely in the digital domain; it cannot be used to prevent signal clipping in the analog domain nor in the source signal. Analog clipping can only be prevented by reducing the analog signal gain or by adjusting the source signal.

It is recommended to disable the anticlip function if the quick-release function (see Section 4.3.5.5) is enabled.

## 4.3.5.5 Quick Release Control

The DRC includes a quick-release function to handle short transient peaks that are not related to the intended source signal. For example, in handheld microphone recording, transient signal peaks sometimes occur due to user handling, key presses or accidental tapping against the microphone. The quick-release function ensures that these transients do not cause the intended signal to be masked by the longer time constant of DRC*n*\_DCY.

The quick-release function is enabled by setting the DRC*n*\_QR bit. When this bit is enabled, the DRC measures the crest factor (peak to RMS ratio) of the input signal. A high crest factor is indicative of a transient peak that may not be related to the intended source signal. If the crest factor exceeds the level set by DRC*n*\_QR\_THR, the normal decay rate (DRC*n*\_DCY) is ignored and a faster decay rate (DRC*n*\_QR\_DCY) is used instead.

It is recommended to disable the quick-release function if the anticlip function (see Section 4.3.5.4) is enabled.

## 4.3.5.6 Signal Activity Detect

The DRC incorporates a configurable signal-detect function, allowing the signal level at the DRC input to be monitored and to be used to trigger other events. This can be used to detect the presence of a signal on a microphone-input channel, or to detect a signal received over the audio serial ports.

The DRC signal-detect function is enabled by setting DRC*n*\_SIG\_DET. Note that the respective DRC*n* must also be enabled. The detection threshold is either a peak level (crest factor) or an RMS level, depending on DRC*n*\_SIG\_DET\_MODE. When peak level is selected, the threshold is determined by DRC*n*\_SIG\_DET\_PK, which defines the applicable crest factor (peak-to-RMS ratio) threshold. If RMS level is selected, the threshold is set using DRC*n*\_SIG\_DET\_RMS.

The DRC signal-detect function is an input to the interrupt control circuit and can be used to trigger an interrupt event—see Section 4.9.

### 4.3.5.7 DRC Register Controls

The DRC1 control registers are described in Table 4-15.

| Register Address | Bit  | Label        | Default | It Description       |                                    |                    |  |
|------------------|------|--------------|---------|----------------------|------------------------------------|--------------------|--|
| R43012 (0xA804)  | 11:0 | FX_STS[11:0] | 0x00    | LHPF, DRC, EQ ena    | able status. Indicates the status  | of each respective |  |
| FX STATUS        |      |              |         | signal-processing fu | inction. Each bit is coded as foll | ows:               |  |
| _                |      |              |         | 0 = Disabled         |                                    |                    |  |
|                  |      |              |         | 1 = Enabled          |                                    |                    |  |
|                  |      |              |         | [11] = EQ4           | [7] = DRC2 (Right)                 | [3] = LHPF4        |  |
|                  |      |              |         | [10] = EQ3           | [6] = DRC2 (Left)                  | [2] = LHPF3        |  |
|                  |      |              |         | [9] = EQ2            | [5] = DRC1 (Right)                 | [1] = LHPF2        |  |
|                  |      |              |         | [8] = EQ1            | [4] = DRC1 (Left)                  | [0] = LHPF1        |  |

Table 4-15. DRC1 Control Registers



| Register Address | Bit   | Label                     | Default | t Description                                                                                                                                       |
|------------------|-------|---------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| R43780 (0xAB04)  | 31:28 | DRC1_ATK[3:0]             | 0100    | DRC1 Gain attack rate (seconds/6 dB)                                                                                                                |
| DRC1_CONTROL2    |       |                           |         | 0000 = Reserved 0101 = 2.9 ms 1010 = 92.8 ms                                                                                                        |
|                  |       |                           |         | $0001 = 181 \ \mu s$ $0110 = 5.8 \ ms$ $1011 = 185.6 \ ms$                                                                                          |
|                  |       |                           |         | 0010 = 363 μs 0111 = 11.6 ms 1100 to 1111 = Reserved                                                                                                |
|                  |       |                           |         | 0011 = 726 μs 1000 = 23.2 ms                                                                                                                        |
|                  |       |                           |         | 0100 = 1.45 ms 1001 = 46.4 ms                                                                                                                       |
|                  | 27:24 | DRC1_DCY[3:0]             | 1001    | DRC1 Gain decay rate (seconds/6 dB)                                                                                                                 |
|                  |       |                           |         | 0000 = 1.45 ms 0101 = 46.5 ms 1010 = 1.49 s                                                                                                         |
|                  |       |                           |         | 0001 = 2.9 ms 0110 = 93 ms 1011 = 2.97 s                                                                                                            |
|                  |       |                           |         | 0010 = 5.8 ms 0111 = 186 ms 1100 to 1111 = Reserved                                                                                                 |
|                  |       |                           |         | 0011 = 11.6 ms 1000 = 372 ms                                                                                                                        |
|                  |       |                           |         | 0100 = 23.25 ms 1001 = 743 ms                                                                                                                       |
|                  | 20:18 | DRC1_                     | 100     | DRC1 Minimum gain to attenuate audio signals                                                                                                        |
|                  |       | MINGAIN[2:0]              |         | 000 = 0 dB 011 = -24 dB 11X = Reserved                                                                                                              |
|                  |       |                           |         | 001 = -12 dB 100 = -36 dB                                                                                                                           |
|                  |       |                           |         | 010 = -18 dB 101 = Reserved                                                                                                                         |
|                  | 17:16 | DRC1_                     | 11      | DRC1 Maximum gain to boost audio signals (dB)                                                                                                       |
|                  |       | MAXGAIN[1:0]              |         | 00 = 12 dB 10 = 24 dB                                                                                                                               |
|                  |       |                           |         | 01 = 18 dB 11 = 36 dB                                                                                                                               |
|                  | 15:11 | DRC1_SIG_<br>DET_RMS[4:0] | 0x00    | DRC1 Signal-Detect RMS Threshold. RMS signal level for signal-detect to be indicated when DRC1_SIG_DET_MODE = 1.                                    |
|                  |       |                           |         | 0x00 = -30 dB (1.5 dB steps) 0x1F = -76.5 dB                                                                                                        |
|                  |       |                           |         | 0x01 = -31.5 dB 0x1E = -75 dB                                                                                                                       |
|                  | 10:9  | DRC1_SIG_<br>DET_PK[1:0]  | 00      | DRC1 Signal-Detect Peak Threshold. This is the Peak/RMS ratio, or Crest Factor, level for signal-detect to be indicated when DRC1_SIG_DET_MODE = 0. |
|                  |       |                           |         | 00 = 12 dB 10 = 24 dB                                                                                                                               |
|                  |       |                           |         | 01 = 18 dB 11 = 30 dB                                                                                                                               |
|                  | 8     | DRC1_NG_EN                | 0       | DRC1 Noise-Gate Enable                                                                                                                              |
|                  |       |                           |         | 0 = Disabled                                                                                                                                        |
|                  |       |                           |         | 1 = Enabled                                                                                                                                         |
|                  | 7     | DRC1_SIG_                 | 0       | DRC1 Signal-Detect Mode                                                                                                                             |
|                  |       | DET_MODE                  |         | 0 = Peak threshold mode                                                                                                                             |
|                  |       |                           |         | 1 = RMS threshold mode                                                                                                                              |
|                  | 6     | DRC1_SIG_DET              | 0       | DRC1 Signal-Detect Enable                                                                                                                           |
|                  |       |                           |         | 0 = Disabled                                                                                                                                        |
|                  |       |                           |         | 1 = Enabled                                                                                                                                         |
|                  | 5     | DRC1_KNEE2_               | 0       | DRC1 KNEE2_OP Enable                                                                                                                                |
|                  |       | OP_EN                     |         | 0 = Disabled                                                                                                                                        |
|                  |       |                           |         | 1 = Enabled                                                                                                                                         |
|                  | 4     | DRC1_QR                   | 1       | DRC1 Quick-release Enable                                                                                                                           |
|                  |       |                           |         | 0 = Disabled                                                                                                                                        |
|                  |       |                           |         | 1 = Enabled                                                                                                                                         |
|                  | 3     | DRC1_ANTICLIP             | 1       | DRC1 Anticlip Enable                                                                                                                                |
|                  |       |                           |         | 0 = Disabled                                                                                                                                        |
|                  |       |                           |         | 1 = Enabled                                                                                                                                         |

### Table 4-15. DRC1 Control Registers (Cont.)



| Register Address | Bit   | Label        | Default |                           | Description                  |                           |
|------------------|-------|--------------|---------|---------------------------|------------------------------|---------------------------|
| R43784 (0xAB08)  | 15:12 | DRC1_NG_     | 0000    | DRC1 Minimum gain to atte | enuate audio signals when t  | the Noise Gate is active. |
| DRC1_CONTROL3    |       | MINGAIN[3:0] |         | 0000 = -36 dB             | 0101 = –6 dB                 | 1010 = 24 dB              |
|                  |       |              |         | 0001 = –30 dB             | 0110 = 0 dB                  | 1011 = 30 dB              |
|                  |       |              |         | 0010 = –24 dB             | 0111 = 6 dB                  | 1100 = 36 dB              |
|                  |       |              |         | 0011 = –18 dB             | 1000 = 12 dB                 | 1101 to 1111 = Reserved   |
|                  |       |              |         | 0100 = –12 dB             | 1001 = 18 dB                 |                           |
|                  | 11:10 | DRC1_NG_     | 00      | DRC1 Noise-Gate slope     |                              |                           |
|                  |       | EXP[1:0]     |         | 00 = 1 (no expansion)     | 10 = 4                       |                           |
|                  |       |              |         | 01 = 2                    | 11 = 8                       |                           |
|                  | 9:8   | DRC1_QR_     | 00      | DRC1 Quick-release thresh | hold (crest factor in dB)    |                           |
|                  |       | THR[1:0]     |         | 00 = 12 dB                | 10 = 24 dB                   |                           |
|                  |       |              |         | 01 = 18 dB                | 11 = 30 dB                   |                           |
|                  | 7:6   | DRC1_QR_     | 00      | DRC1 Quick-release decay  | y rate (seconds/6 dB)        |                           |
|                  |       | DCY[1:0]     |         | 00 = 0.725 ms             | 10 = 5.8 ms                  |                           |
|                  |       |              |         | 01 = 1.45 ms              | 11 = Reserved                |                           |
|                  | 5:3   | DRC1_HI_     | 011     | DRC1 Compressor slope (   |                              |                           |
|                  |       | COMP[2:0]    |         | 000 = 1 (no compression)  | 011 = 1/8                    | 11X = Reserved            |
|                  |       |              |         | 001 = 1/2                 | 100 = 1/16                   |                           |
|                  |       |              |         | 010 = 1/4                 | 101 = 0                      |                           |
|                  | 2:0   | DRC1_LO_     | 000     | DRC1 Compressor slope (I  | <b>u</b>                     |                           |
|                  |       | COMP[2:0]    |         | 000 = 1 (no compression)  |                              | 11X = Reserved            |
|                  |       |              |         | 001 = 1/2                 | 100 = 0                      |                           |
|                  |       |              |         | 010 = 1/4                 | 101 = Reserved               |                           |
| R43788 (0xAB0C)  | 28:24 | DRC1_KNEE2_  | 0x00    |                           | the noise-gate threshold (Ki | nee 2).                   |
| DRC1_CONTROL4    |       | IP[4:0]      |         | 0x00 = -36 dB             | 0x02 = -39 dB                | 0x1E = -81 dB             |
|                  |       |              |         | 0x01 = –37.5 dB           | … (-1.5 dB steps)            | 0x1F = -82.5 dB           |
|                  |       |              |         | Applicable if DRC1_NG_EI  |                              |                           |
|                  | 20:16 | DRC1_KNEE2_  | 0x00    |                           | noise-gate threshold (Knee   | 2).                       |
|                  |       | OP[4:0]      |         | 0x00 = -30 dB             | 0x02 = -33 dB                | 0x1E = –75 dB             |
|                  |       |              |         | 0x01 = –31.5 dB           | (–1.5 dB steps)              | 0x1F = -76.5 dB           |
|                  |       |              |         | Applicable only if DRC1_K |                              |                           |
|                  | 13:8  | DRC1_KNEE1_  | 0x00    |                           | the compressor knee (Knee    | ,                         |
|                  |       | IP[5:0]      |         | 0x00 = 0 dB               | 0x02 = -1.5 dB               | 0x3C = –45 dB             |
|                  |       |              |         | 0x01 = -0.75 dB           | (–0.75 dB steps)             | 0x3D–0x3F = Reserved      |
|                  | 4:0   | DRC1_KNEE1_  | 0x00    |                           | compressor knee (Knee 1).    |                           |
|                  |       | OP[4:0]      |         | 0x00 = 0 dB               | 0x02 = -1.5 dB               | 0x1E = -22.5 dB           |
|                  |       |              |         | 0x01 = –0.75 dB           | (–0.75 dB steps)             | 0x1F = Reserved           |

### Table 4-15. DRC1 Control Registers (Cont.)

The DRC2 control registers are described in Table 4-16.

| Table 4-16. | DRC2 | Control | Registers |
|-------------|------|---------|-----------|
|-------------|------|---------|-----------|

| Register Address             | Bit  | Label        | Default | Description                                                                                                                       |                    |             |  |
|------------------------------|------|--------------|---------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------|--|
| R43012 (0xA804)<br>FX STATUS | 15:4 | FX_STS[11:0] |         | LHPF, DRC, EQ Enable Status. Indicates the status of each respective<br>signal-processing function. Each bit is coded as follows: |                    |             |  |
|                              |      |              |         | 0 = Disabled                                                                                                                      |                    |             |  |
|                              |      |              |         | 1 = Enabled                                                                                                                       |                    |             |  |
|                              |      |              |         | [11] = EQ4                                                                                                                        | [7] = DRC2 (Right) | [3] = LHPF4 |  |
|                              |      |              |         | [10] = EQ3                                                                                                                        | [6] = DRC2 (Left)  | [2] = LHPF3 |  |
|                              |      |              |         | [9] = EQ2                                                                                                                         | [5] = DRC1 (Right) | [1] = LHPF2 |  |
|                              |      |              |         | [8] = EQ1                                                                                                                         | [4] = DRC1 (Left)  | [0] = LHPF1 |  |



| Register Address | Bit   | Label                     | Default |                                                        | Description    |                                                   |
|------------------|-------|---------------------------|---------|--------------------------------------------------------|----------------|---------------------------------------------------|
| R43800 (0xAB18)  | 31:28 | DRC2_ATK[3:0]             | 0100    | DRC2 Gain attack rate (se                              | econds/6 dB)   |                                                   |
| DRC2_CONTROL2    |       |                           |         | 0000 = Reserved                                        | 0101 = 2.9 ms  | 1010 = 92.8 ms                                    |
|                  |       |                           |         | 0001 = 181 μs                                          | 0110 = 5.8 ms  | 1011 = 185.6 ms                                   |
|                  |       |                           |         | 0010 = 363 μs                                          | 0111 = 11.6 ms | 1100 to 1111 = Reserved                           |
|                  |       |                           |         | 0011 = 726 μs                                          | 1000 = 23.2 ms |                                                   |
|                  |       |                           |         | 0100 = 1.45 ms                                         | 1001 = 46.4 ms |                                                   |
|                  | 27:24 | DRC2_DCY[3:0]             | 1001    | DRC2 Gain decay rate (s                                | econds/6 dB)   |                                                   |
|                  |       |                           |         | 0000 = 1.45 ms                                         | 0101 = 46.5 ms | 1010 = 1.49 s                                     |
|                  |       |                           |         | 0001 = 2.9 ms                                          | 0110 = 93 ms   | 1011 = 2.97 s                                     |
|                  |       |                           |         | 0010 = 5.8 ms                                          | 0111 = 186 ms  | 1100 to 1111 = Reserved                           |
|                  |       |                           |         | 0011 = 11.6 ms                                         | 1000 = 372 ms  |                                                   |
|                  |       |                           |         | 0100 = 23.25 ms                                        | 1001 = 743 ms  |                                                   |
|                  | 20:18 | DRC2_                     | 100     | DRC2 Minimum gain to a                                 | -              |                                                   |
|                  |       | MINGAIN[2:0]              |         | 000 = 0 dB                                             | 011 = –24 dB   | 11X = Reserved                                    |
|                  |       |                           |         | 001 = –12 dB (default)                                 | 100 = -36 dB   |                                                   |
|                  |       |                           |         | 010 = –18 dB                                           | 101 = Reserved |                                                   |
|                  | 17:16 | DRC2_                     | 11      | DRC2 Maximum gain to b                                 |                |                                                   |
|                  |       | MAXGAIN[1:0]              |         | 00 = 12 dB                                             | 10 = 24 dB     |                                                   |
|                  |       |                           |         | 01 = 18 dB                                             | 11 = 36 dB     |                                                   |
|                  | 15:11 | DRC2_SIG_<br>DET_RMS[4:0] | 0x00    | DRC2 Signal-Detect RMS<br>to be indicated when DRC     |                | RMS signal level for signal-detect                |
|                  |       |                           |         | 0x00 = –30 dB                                          | (1.5 dB steps) | 0x1E = -75 dB                                     |
|                  |       |                           |         | 0x01 = -31.5 dB                                        |                | 0x1F = -76.5 dB                                   |
|                  | 10:9  | DRC2_SIG_<br>DET_PK[1:0]  | 00      | DRC2 Signal-Detect Peal<br>signal-detect to be indicat |                | ratio, or Crest Factor, level for<br>ET_MODE = 0. |
|                  |       |                           |         | 00 = 12 dB                                             | 10 = 24 dB     |                                                   |
|                  |       |                           |         | 01 = 18 dB                                             | 11 = 30 dB     |                                                   |
|                  | 8     | DRC2_NG_EN                | 0       | DRC2 Noise-Gate Enable                                 | 9              |                                                   |
|                  |       |                           |         | 0 = Disabled                                           |                |                                                   |
|                  |       |                           |         | 1 = Enabled                                            |                |                                                   |
|                  | 7     | DRC2_SIG_                 | 0       | DRC2 Signal-Detect Mod                                 |                |                                                   |
|                  |       | DET_MODE                  |         | 0 = Peak threshold mode                                |                |                                                   |
|                  |       |                           |         | 1 = RMS threshold mode                                 |                |                                                   |
|                  | 6     | DRC2_SIG_DET              | 0       | DRC2 Signal-Detect Enal                                | ble            |                                                   |
|                  |       |                           |         | 0 = Disabled                                           |                |                                                   |
|                  |       | 5566 KU1556               |         | 1 = Enabled                                            |                |                                                   |
|                  | 5     | DRC2_KNEE2_<br>OP_EN      | 0       | DRC2 KNEE2_OP Enable                                   | e              |                                                   |
|                  |       |                           |         | 0 = Disabled                                           |                |                                                   |
|                  | 4     | DRC2_QR                   | 1       | 1 = Enabled<br>DRC2 Quick-release Ena                  | blo            |                                                   |
|                  | 4     |                           |         | 0 = Disabled                                           | סוס            |                                                   |
|                  |       |                           |         | 1 = Enabled                                            |                |                                                   |
|                  | 3     | DRC2 ANTICLIP             | 1       | DRC2 Anticlip Enable                                   |                |                                                   |
|                  | 5     |                           |         | 0 = Disabled                                           |                |                                                   |
|                  |       |                           |         | 1 = Enabled                                            |                |                                                   |
|                  | 1     |                           |         |                                                        |                |                                                   |

# Table 4-16. DRC2 Control Registers (Cont.)



| Register Address | Bit   | Label        | Default |                           | Description                  |                           |
|------------------|-------|--------------|---------|---------------------------|------------------------------|---------------------------|
| R43808 (0xAB1C)  | 15:12 | DRC2_NG_     | 0000    | DRC2 Minimum gain to att  | enuate audio signals when t  | the Noise Gate is active. |
| DRC2_CONTROL3    |       | MINGAIN[3:0] |         | 0000 = -36 dB             | 0101 = -6 dB                 | 1010 = 24 dB              |
|                  |       |              |         | 0001 = -30 dB             | 0110 = 0 dB                  | 1011 = 30 dB              |
|                  |       |              |         | 0010 = –24 dB             | 0111 = 6 dB                  | 1100 = 36 dB              |
|                  |       |              |         | 0011 = –18 dB             | 1000 = 12 dB                 | 1101 to 1111 = Reserved   |
|                  |       |              |         | 0100 = –12 dB             | 1001 = 18 dB                 |                           |
|                  | 11:10 | DRC2_NG_     | 00      | DRC2 Noise-Gate slope     |                              |                           |
|                  |       | EXP[1:0]     |         | 00 = 1 (no expansion)     | 10 = 4                       |                           |
|                  |       |              |         | 01 = 2                    | 11 = 8                       |                           |
|                  | 9:8   | DRC2_QR_     | 00      | DRC2 Quick-release thres  | hold (crest factor in dB)    |                           |
|                  |       | THR[1:0]     |         | 00 = 12 dB                | 10 = 24 dB                   |                           |
|                  |       |              |         | 01 = 18 dB                | 11 = 30 dB                   |                           |
|                  | 7:6   | DRC2_QR_     | 00      | DRC2 Quick-release decay  | y rate (seconds/6 dB)        |                           |
|                  |       | DCY[1:0]     |         | 00 = 0.725 ms             | 10 = 5.8 ms                  |                           |
|                  |       |              |         | 01 = 1.45 ms              | 11 = Reserved                |                           |
|                  | 5:3   | DRC2_HI_     | 011     | DRC2 Compressor slope (   | upper region)                |                           |
|                  |       | COMP[2:0]    |         | 000 = 1 (no compression)  | 011 = 1/8                    | 11X = Reserved            |
|                  |       |              |         | 001 = 1/2                 | 100 = 1/16                   |                           |
|                  |       |              |         | 010 = 1/4                 | 101 = 0                      |                           |
|                  | 2:0   | DRC2_LO_     | 000     | DRC2 Compressor slope (   | <b>u</b> <i>i</i>            |                           |
|                  |       | COMP[2:0]    |         | 000 = 1 (no compression)  |                              | 11X = Reserved            |
|                  |       |              |         | 001 = 1/2                 | 100 = 0                      |                           |
|                  |       |              |         | 010 = 1/4                 | 101 = Reserved               |                           |
| R43808 (0xAB20)  | 28:24 | DRC2_KNEE2_  | 0x00    |                           | the noise-gate threshold (Ki | nee 2).                   |
| DRC2_CONTROL4    |       | IP[4:0]      |         | 0x00 = –36 dB             | 0x02 = -39 dB                | 0x1E = -81 dB             |
|                  |       |              |         | 0x01 = –37.5 dB           | … (-1.5 dB steps)            | 0x1F = -82.5 dB           |
|                  |       |              |         | Applicable only if DRC2_N |                              |                           |
|                  | 20:16 | DRC2_KNEE2_  | 0x00    |                           | noise-gate threshold (Knee   | 2).                       |
|                  |       | OP[4:0]      |         | 0x00 = -30 dB             | 0x02 = -33 dB                | 0x1E = -75 dB             |
|                  |       |              |         | 0x01 = –31.5 dB           | … (–1.5 dB steps)            | 0x1F = -76.5 dB           |
|                  |       |              |         | Applicable only if DRC2_K |                              |                           |
|                  | 13:8  | DRC2_KNEE1_  | 0x00    |                           | the compressor knee (Knee    | : 1).                     |
|                  |       | IP[5:0]      |         | 0x00 = 0 dB               | 0x02 = -1.5 dB               | 0x3C = -45 dB             |
|                  |       |              |         | 0x01 = –0.75 dB           | (–0.75 dB steps)             | 0x3D–0x3F = Reserved      |
|                  | 4:0   | DRC2_KNEE1_  | 0x00    |                           | compressor knee (Knee 1).    |                           |
|                  |       | OP[4:0]      |         | 0x00 = 0 dB               | 0x02 = -1.5 dB               | 0x1E = –22.5 dB           |
|                  |       |              |         | 0x01 = –0.75 dB           | (–0.75 dB steps)             | 0x1F = Reserved           |

The CS48L32 performs automatic checks to confirm that the SYSCLK frequency is high enough to support the commanded DRC and digital mixing functions. If the frequency is too low, an attempt to enable a DRC signal path fails. Note that active signal paths are not affected under such circumstances.

The FX\_STS field in register 0xA804 indicates the status of each EQ, DRC, and LHPF signal path. If an underclocked error condition occurs, this field can be used to indicate which EQ, DRC, or LHPF signal paths have been enabled.

The status bits in registers 0x8080–0x907C indicate the status of each digital mixer. If an underclocked error condition occurs, these bits can be used to indicate which mixer paths have been enabled.

# 4.3.6 Low-/High-Pass Digital Filter (LHPF)

The digital core provides four LHPF processing blocks as shown in Fig. 4-21. A four-input mixer is associated with each filter. The four input sources are selectable in each case, and independent volume control is provided for each path. Each LHPF block supports one output.

The LHPF block can be used to remove unwanted out-of-band noise from a signal path. Each filter can be configured either as a low-pass filter (LPF) or a high-pass filter (HPF).





### Figure 4-21. Digital-Core LPF/HPF Blocks

The LHPF1–LHPF4 mixer control fields (see Fig. 4-21), are located at addresses 0x8C80 through 0x8CBC.

The full list of digital mixer control registers (0x8080–0x907C) is provided in Section 6. Generic register field definitions are provided in Table 4-10.

The x\_SRC*n* fields select the input sources for the respective LHPF processing blocks. Note that the selected input sources must be configured for the same sample rate as the LHPF to which they are connected. Sample-rate conversion functions are available to support flexible interconnectivity; see Section 4.3.12.

The hexadecimal numbers in Fig. 4-21 indicate the corresponding x\_SRC*n* setting for selection of that signal as an input to another digital-core function.

The sample rate for the LHPF function is configured using FX\_RATE; see Table 4-21. Note that the EQ, DRC, and LHPF functions must all be configured for the same sample rate. Sample-rate conversion is required when routing the LHPF signal paths to any signal chain that is configured for a different sample rate.

The FX\_RATE field must not be changed if any of the associated x\_SRC*n* fields is nonzero. The associated x\_SRC*n* fields must be cleared before writing a new value to FX\_RATE. A minimum delay of 125  $\mu$ s must be allowed between clearing the x\_SRC*n* fields and writing to FX\_RATE. See Table 4-21 for details.

The control registers associated with the LHPF functions are described in Table 4-17.

The cut-off frequencies for the LHPF blocks are set by using the coefficients held in registers 0xAA38, 0xAA3C, 0xAA40, and 0xAA44 for LHPF1, LHPF2, LHPF3 and LHPF4 respectively. These coefficients are derived using tools provided in Cirrus Logic's WISCE evaluation board control software; please contact your Cirrus Logic representative for details.

| Register Address             | Bit  | Label        | Default |                                                                                                                                | Description        |             |
|------------------------------|------|--------------|---------|--------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------|
| R43012 (0xA804)<br>FX STATUS | 11:0 | FX_STS[11:0] | 0x00    | LHPF, DRC, EQ Enable Status. Indicates the status of the respective signal-processing functions. Each bit is coded as follows: |                    |             |
| -                            |      |              |         | 0 = Disabled                                                                                                                   |                    |             |
|                              |      |              |         | 1 = Enabled                                                                                                                    |                    |             |
|                              |      |              |         | [11] = EQ4                                                                                                                     | [7] = DRC2 (Right) | [3] = LHPF4 |
|                              |      |              |         | [10] = EQ3                                                                                                                     | [6] = DRC2 (Left)  | [2] = LHPF3 |
|                              |      |              |         | [9] = EQ2                                                                                                                      | [5] = DRC1 (Right) | [1] = LHPF2 |
|                              |      |              |         | [8] = EQ1                                                                                                                      | [4] = DRC1 (Left)  | [0] = LHPF1 |

#### Table 4-17. Low-Pass Filter/High-Pass Filter



| Register Address | Bit  | Label             | Default |                                                                                          |
|------------------|------|-------------------|---------|------------------------------------------------------------------------------------------|
| R43568 (0xAA30)  | 3    | LHPF4_EN          | 0       | Low-/High-Pass Filter 4 Enable                                                           |
| LHPF_CONTROL1    |      |                   |         | 0 = Disabled                                                                             |
|                  |      |                   |         | 1 = Enabled                                                                              |
|                  | 2    | LHPF3_EN          | 0       | Low-/High-Pass Filter 3 Enable                                                           |
|                  |      |                   |         | 0 = Disabled                                                                             |
|                  |      |                   |         | 1 = Enabled                                                                              |
|                  | 1    | LHPF2_EN          | 0       | Low-/High-Pass Filter 2 Enable                                                           |
|                  |      |                   |         | 0 = Disabled                                                                             |
|                  |      |                   |         | 1 = Enabled                                                                              |
|                  | 0    | LHPF1_EN          | 0       | Low-/High-Pass Filter 1 Enable                                                           |
|                  |      |                   |         | 0 = Disabled                                                                             |
|                  |      |                   |         | 1 = Enabled                                                                              |
| R43572 (0xAA34)  | 3    | LHPF4_MODE        | 0       | Low-/High-Pass Filter 4 Mode                                                             |
| LHPF_CONTROL2    |      |                   |         | 0 = Low Pass                                                                             |
|                  |      |                   |         | 1 = High Pass                                                                            |
|                  | 2    | LHPF3_MODE        | 0       | Low-/High-Pass Filter 3 Mode                                                             |
|                  |      |                   |         | 0 = Low Pass                                                                             |
|                  |      |                   |         | 1 = High Pass                                                                            |
|                  | 1    | LHPF2_MODE        | 0       | Low-/High-Pass Filter 2 Mode                                                             |
|                  |      |                   |         | 0 = Low Pass                                                                             |
|                  |      |                   |         | 1 = High Pass                                                                            |
|                  | 0    | LHPF1_MODE        | 0       | Low-/High-Pass Filter 1 Mode                                                             |
|                  |      |                   |         | 0 = Low Pass                                                                             |
|                  |      |                   |         | 1 = High Pass                                                                            |
| R43576 (0xAA38)  | 15:0 | LHPF1_COEFF[15:0] | 0x0000  | Low-/High-Pass Filter 1 Frequency Coefficient                                            |
| LHPF1_COEFF      |      |                   |         | Refer to WISCE evaluation board control software for the derivation of this              |
|                  |      |                   |         | field value.                                                                             |
| R43580 (0xAA3C)  | 15:0 | LHPF2_COEFF[15:0] | 0x0000  | Low-/High-Pass Filter 2 Frequency Coefficient                                            |
| LHPF2_COEFF      |      |                   |         | Refer to WISCE evaluation board control software for the derivation of this field value. |
| R43584 (0xAA40)  | 15:0 | LHPF3_COEFF[15:0] | 0x0000  | Low-/High-Pass Filter 3 Frequency Coefficient                                            |
| LHPF3_COEFF      |      |                   |         | Refer to WISCE evaluation board control software for the derivation of this field value. |
| R43588 (0xAA44)  | 15:0 | LHPF4_COEFF[15:0] | 0x0000  | Low-/High-Pass Filter 4 Frequency Coefficient                                            |
| LHPF4_COEFF      |      |                   |         | Refer to WISCE evaluation board control software for the derivation of this field value. |

#### Table 4-17. Low-Pass Filter/High-Pass Filter (Cont.)

The CS48L32 performs automatic checks to confirm whether the SYSCLK frequency is high enough to support the commanded LHPF and digital mixing functions. If the frequency is too low, an attempt to enable an LHPF signal path fails. Note that active signal paths are not affected under such circumstances.

The FX\_STS field in register 0xA804 indicates the status of each EQ, DRC, and LHPF signal path. If an underclocked error condition occurs, this field can be used to indicate which EQ, DRC, or LHPF signal paths have been enabled.

The status bits in registers 0x8080–0x907C indicate the status of each digital mixer. If an underclocked error condition occurs, these bits can be used to indicate which mixer paths have been enabled.

# 4.3.7 Digital-Core DSP

The digital core provides a programmable DSP processing block as shown in Fig. 4-22. The DSP supports eight input channels. A four-input mixer is associated with each DSP input channel, providing further expansion of the input paths. The input sources are fully selectable, and independent volume controls are provided. The DSP block supports eight outputs.

The functionality of the DSP processing block is not fixed; application-specific algorithms can be implemented according to different customer requirements. The procedure for configuring the CS48L32 DSP functions is tailored to each customer's application; please contact your Cirrus Logic representative for details.



For details of the DSP firmware requirements relating to clocking, register access, and code execution, refer to Section 4.4.



### Figure 4-22. Digital-Core DSP Block

The DSP1 mixer input control fields (see Fig. 4-22) are located at addresses 0x9000 through 0x907C.

The full list of digital mixer control registers (0x8080–0x907C) is provided in Section 6. Generic register field definitions are provided in Table 4-10.

The x\_SRC*n* fields select the input sources for the DSP processing block. Note that the selected input sources must be configured for the same sample rate as the DSP. Sample-rate conversion functions are available to support flexible interconnectivity; see Section 4.3.12.

The hexadecimal numbers in Fig. 4-22 indicate the corresponding x\_SRC*n* setting for selection of that signal as an input to another digital-core function.

The sample rate for each DSP input channel is configured using DSP1\_RXm\_RATE. The sample rate for each DSP output channel is configured using DSP1\_TXm\_RATE. See Table 4-21 for a definition of these fields. Sample-rate conversion is required when routing the DSP signal paths to any signal chain that is configured for a different sample rate.

The DSP1\_RX*m*\_RATE fields must not be changed if any of the respective x\_SRC*n* fields is nonzero. The associated x\_SRC*n* fields must be cleared before writing new values to DSP1\_RX*m*\_RATE. A minimum delay of 125  $\mu$ s must be allowed between clearing the x\_SRC*n* fields and writing to the DSP1\_RX*m*\_RATE field. See Table 4-21 for details.

The CS48L32 performs automatic checks to confirm that the SYSCLK frequency is high enough to support the required DSP mixing functions. If the frequency is too low, an attempt to enable a DSP mixer path fails. Note that active signal paths are not affected under such circumstances.

The status bits in registers 0x8080–0x907C indicate the status of each digital mixer. If an underclocked error condition occurs, these bits can be used to indicate which mixer paths have been enabled.

# 4.3.8 Tone Generator

The CS48L32 incorporates a tone generator that can be used for beep functions through any of the audio signal paths. The tone generator provides two 1 kHz outputs, with configurable phase relationship, offering flexibility to create differential signals or test scenarios.





Figure 4-23. Digital-Core Tone Generator

The tone generator outputs can be selected as input to any of the digital mixers or signal-processing functions within the CS48L32 digital core. The hexadecimal numbers in Fig. 4-23 indicate the corresponding x\_SRC*n* setting for selection of that signal as an input to another digital-core function.

The sample rate for the tone generator is configured using TONE\_RATE. See Table 4-21. Note that sample-rate conversion is required when routing the tone generator outputs to any signal chain that is configured for a different sample rate.

The tone generator outputs are enabled by setting the TONE1\_EN and TONE2\_EN bits as described in Table 4-18. The phase relationship is configured using TONE\_OFFSET.

The tone generator outputs can also provide a configurable DC signal level, for use as a test signal. The DC output is selected using the TONE*n*\_OVD bits, and the DC signal amplitude is configured using the TONE*n*\_LVL fields, as described in Table 4-18.

| Register Address        | Bit  | Label                | Default   | Description                                                                                                                                                                                                     |
|-------------------------|------|----------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R45056 (0xB000)<br>TONE | 9:8  | TONE_<br>OFFSET[1:0] | 00        | Tone Generator Phase Offset. Sets the phase of Tone Generator 2 relative to<br>Tone Generator 1                                                                                                                 |
| GENERATOR1              |      |                      |           | 00 = 0° (in phase)                                                                                                                                                                                              |
|                         |      |                      |           | 01 = 90° ahead                                                                                                                                                                                                  |
|                         |      |                      |           | 10 = 180° ahead                                                                                                                                                                                                 |
|                         |      |                      |           | 11 = 270° ahead                                                                                                                                                                                                 |
|                         | 5    | TONE2_OVD            | 0         | Tone Generator 2 Override                                                                                                                                                                                       |
|                         |      |                      |           | 0 = Disabled (1 kHz tone output)                                                                                                                                                                                |
|                         |      |                      |           | 1 = Enabled (DC signal output)                                                                                                                                                                                  |
|                         |      |                      |           | The DC signal level, when selected, is configured using TONE2_LVL[23:0]                                                                                                                                         |
|                         | 4    | TONE1_OVD            | 0         | Tone Generator 1 Override                                                                                                                                                                                       |
|                         |      |                      |           | 0 = Disabled (1 kHz tone output)                                                                                                                                                                                |
|                         |      |                      |           | 1 = Enabled (DC signal output)                                                                                                                                                                                  |
|                         |      |                      |           | The DC signal level, when selected, is configured using TONE1_LVL[23:0]                                                                                                                                         |
|                         | 1    | TONE2_EN             | 0         | Tone Generator 2 Enable                                                                                                                                                                                         |
|                         |      |                      |           | 0 = Disabled                                                                                                                                                                                                    |
|                         |      |                      |           | 1 = Enabled                                                                                                                                                                                                     |
|                         | 0    | TONE1_EN             | 0         | Tone Generator 1 Enable                                                                                                                                                                                         |
|                         |      |                      |           | 0 = Disabled                                                                                                                                                                                                    |
|                         |      |                      |           | 1 = Enabled                                                                                                                                                                                                     |
| R45060 (0xB004)         | 23:0 | TONE1_LVL[23:0]      | 0x10_0000 | Tone Generator 1 DC output level                                                                                                                                                                                |
| TONE_<br>GENERATOR2     |      |                      |           | TONE1_LVL[23:0] is coded as 2's complement—bits [23:20] contain the integer portion, bits [19:0] contain the fractional portion. The digital core 0 dBFS level corresponds to 0x10_0000 (+1) or 0xF0_0000 (-1). |
| R45064 (0xB008)         | 23:0 | TONE2_LVL[23:0]      | 0x10_0000 | Tone Generator 2 DC output level                                                                                                                                                                                |
| TONE_<br>GENERATOR3     |      |                      |           | TONE2_LVL[23:0] is coded as 2's complement—bits [23:20] contain the integer portion, bits [19:0] contain the fractional portion. The digital core 0 dBFS level corresponds to 0x10_0000 (+1) or 0xF0_0000 (-1). |

### Table 4-18. Tone Generator Control



## 4.3.9 Noise Generator

The CS48L32 incorporates a white-noise generator that can be routed within the digital core. The main purpose of the noise generator is to provide comfort noise in cases where silence (digital mute) is not desirable.



Figure 4-24. Digital-Core Noise Generator

The noise generator can be selected as input to any of the digital mixers or signal-processing functions within the CS48L32 digital core. The hexadecimal number (0x00C) in Fig. 4-24 indicates the corresponding x\_SRC*n* setting for selection of the noise generator as an input to another digital-core function.

The sample rate for the noise generator is configured using NOISE\_GEN\_RATE. See Table 4-21. Note that sample-rate conversion is required when routing the noise generator output to any signal chain that is configured for a different sample rate.

The noise generator is enabled by setting NOISE\_GEN\_EN, described in Table 4-19. The signal level is configured using NOISE\_GEN\_GAIN.

| Register Address | Bit | Label        | Default | Description                                      |                |                     |  |
|------------------|-----|--------------|---------|--------------------------------------------------|----------------|---------------------|--|
| R46080 (0xB400)  | 5   | NOISE_GEN_EN | 0       | Noise Generator Enable                           |                |                     |  |
| Comfort_Noise_   |     |              |         | 0 = Disabled                                     |                |                     |  |
| Generator        |     |              |         | 1 = Enabled                                      |                |                     |  |
|                  | 4:0 | NOISE_GEN_   | 0x00    | Noise generator signal level                     |                |                     |  |
|                  |     | GAIN[4:0]    |         | 0x00 = -114 dBFS(6 dB steps) All other codes are |                | All other codes are |  |
|                  |     |              |         | 0x01 = -108 dBFS                                 | 0x12 = -6 dBFS | reserved            |  |
|                  |     |              |         | 0x02 = -102 dBFS                                 | 0x13 = 0 dBFS  |                     |  |

Table 4-19. Noise Generator Control

# 4.3.10 **PWM Generator**

The CS48L32 incorporates two PWM signal generators as shown in Fig. 4-25. The duty cycle of each PWM signal can be modulated by an audio source, or can be set to a fixed value using a control register setting.

A four-input mixer is associated with each PWM generator. The four input sources are selectable in each case, and independent volume control is provided for each path.

PWM signal generators can be output directly on a GPIO pin. See Section 4.10 to configure a GPIO pin for this function.

Note that the PWM signal generators cannot be selected as input to the digital mixers or signal-processing functions within the CS48L32 digital core.





Figure 4-25. Digital-Core PWM Generator

The PWM1 and PWM2 mixer control fields (see Fig. 4-25) are located at addresses 0x8080 through 0x809C.

The full list of digital mixer control registers (0x8080–0x907C) is provided in Section 6. Generic register field definitions are provided in Table 4-10.

The x\_SRC*n* fields select the input sources for the respective mixers. Note that the selected input sources must be configured for the same sample rate as the mixer to which they are connected. Sample-rate conversion functions are available to support flexible interconnectivity; see Section 4.3.12.

The PWM sample rate (cycle time) is configured using PWM\_RATE. See Table 4-21. Note that sample-rate conversion is required when linking the PWM generators to any signal chain that is configured for a different sample rate.

The PWM\_RATE field must not be changed if any of the associated x\_SRC*n* fields is nonzero. The associated x\_SRC*n* fields must be cleared before writing a new value to PWM\_RATE. A minimum delay of 125  $\mu$ s must be allowed between clearing the x\_SRC*n* fields and writing to PWM\_RATE. See Table 4-21 for details.

The PWM generators are enabled by setting PWM1\_EN and PWM2\_EN, respectively, as described in Table 4-20.

Under default conditions (PWM $n_{OVD}$  = 0), the duty cycle of the PWM generators is controlled by an audio signal path; a 4-input mixer is associated with each PWM generator, as shown in Fig. 4-25.

When the PWM*n*\_OVD bit is set, the duty cycle of the respective PWM generator is set to a fixed ratio; in this case, the duty cycle ratio is configurable using the PWM*n*\_LVL fields.

The PWM generator clock frequency is selected using PWM\_CLK\_SEL. For best performance, the highest available setting should be used. Note that the PWM generator clock must not be set to a higher frequency than SYSCLK.



| Register Address | Bit  | Label         | Default | Description                                                                                                |  |
|------------------|------|---------------|---------|------------------------------------------------------------------------------------------------------------|--|
| R49152 (0xC000)  | 10:8 | PWM_CLK_      | 000     | PWM Clock Select                                                                                           |  |
| PWM_Drive_1      |      | SEL[2:0]      |         | 000 = 6.144 MHz (5.6448 MHz)                                                                               |  |
|                  |      |               |         | 001 = 12.288 MHz (11.2896 MHz)                                                                             |  |
|                  |      |               |         | 010 = 24.576 MHz (22.5792 MHz)                                                                             |  |
|                  |      |               |         | All other codes are reserved.                                                                              |  |
|                  |      |               |         | The frequencies in brackets apply for 44.1 kHz–related sample rates only.                                  |  |
|                  |      |               |         | PWM_CLK_SEL controls the resolution of the PWM generator; higher settings correspond to higher resolution. |  |
|                  |      |               |         | The PWM Clock must be less than or equal to the SYSCLK frequency.                                          |  |
|                  | 5    | PWM2_OVD      | 0       | PWM2 Generator Override                                                                                    |  |
|                  |      |               |         | 0 = Disabled (PWM duty cycle is controlled by audio source)                                                |  |
|                  |      |               |         | 1 = Enabled (PWM duty cycle is controlled by PWM2_LVL).                                                    |  |
|                  | 4    | PWM1_OVD      | 0       | PWM1 Generator Override                                                                                    |  |
|                  |      |               |         | 0 = Disabled (PWM1 duty cycle is controlled by audio source)                                               |  |
|                  |      |               |         | 1 = Enabled (PWM1 duty cycle is controlled by PWM1_LVL).                                                   |  |
|                  | 1    | PWM2_EN       | 0       | PWM2 Generator Enable                                                                                      |  |
|                  |      |               |         | 0 = Disabled                                                                                               |  |
|                  |      |               |         | 1 = Enabled                                                                                                |  |
|                  | 0    | PWM1_EN       | 0       | PWM1 Generator Enable                                                                                      |  |
|                  |      |               |         | 0 = Disabled                                                                                               |  |
|                  |      |               |         | 1 = Enabled                                                                                                |  |
| R49156 (0xC004)  | 9:0  | PWM1_LVL[9:0] | 0x100   | PWM1 Override Level.                                                                                       |  |
| PWM_Drive_2      |      |               |         | Sets the PWM1 duty cycle (only valid if PWM1_OVD = 1).                                                     |  |
|                  |      |               |         | Coded as 2's complement.                                                                                   |  |
|                  |      |               |         | 0x000 = 50% duty cycle                                                                                     |  |
|                  |      |               |         | 0x200 = 0% duty cycle                                                                                      |  |
| R49160 (0xC008)  | 9:0  | PWM2_LVL[9:0] | 0x100   | PWM2 Override Level.                                                                                       |  |
| PWM_Drive_3      |      |               |         | Sets the PWM2 duty cycle (only valid if PWM2_OVD = 1).                                                     |  |
|                  |      |               |         | Coded as 2's complement.                                                                                   |  |
|                  |      |               |         | 0x000 = 50% duty cycle                                                                                     |  |
|                  |      |               |         | 0x200 = 0% duty cycle                                                                                      |  |

#### Table 4-20. PWM Generator Control

The CS48L32 automatically checks to confirm that the SYSCLK frequency is high enough to support the digital mixer paths. If an attempt is made to enable a PWM signal mixer path, without sufficient SYSCLK cycles to support it, the attempt fails. Note that any signal paths that are already active are not affected under such circumstances.

The status bits in registers 0x8080–0x907C indicate the status of each digital mixer. If an underclocked error condition occurs, these bits can be used to indicate which mixer paths have been enabled.

## 4.3.11 Sample-Rate Control

The CS48L32 supports multiple signal paths through the digital core. Stereo full-duplex sample-rate conversion is provided to allow digital audio to be routed between interfaces operating at different sample rates.

The master clock reference for the audio signal paths is SYSCLK, as described in Section 4.8. Every digital signal path must be synchronized to SYSCLK.

Up to four different sample rates may be in use at any time on the CS48L32; all of these sample rates must be synchronized to SYSCLK. Sample-rate conversion is required when routing any audio path between digital functions that are configured for different sample rates.

There are three isochronous sample-rate converters (ISRCs). ISRC1 provides two-way, four-channel conversion paths between two different sample rates; ISRC2 and ISRC3 provide two-way, two-channel conversion paths. The ISRCs are described in Section 4.3.12.

The sample rate of different blocks within the CS48L32 digital core are controlled as shown in Fig. 4-26. The x\_RATE fields select the applicable sample rate for each respective group of digital functions.



The x\_RATE fields must not be changed if any of the x\_SRC*n* fields associated with the respective functions is nonzero. The associated x\_SRC*n* fields must be cleared before writing new values to the x\_RATE fields. A minimum delay of 125  $\mu$ s must be allowed between clearing the x\_SRC*n* fields and writing to the associated x\_RATE fields. See Table 4-21 for details.



Figure 4-26. Digital-Core Sample-Rate Control

The input signal paths may be selected as input to the digital mixers or signal-processing functions. The sample rate for the input signal paths can either be set globally (using IN\_RATE), or can be configured independently for each input channel (using the respective IN*nx*\_RATE fields). The applicable mode depends on IN\_RATE\_MODE, as described in Table 4-3.

The ultrasonic demodulator circuits can be selected as input to the digital mixers or signal-processing functions. The sample rate for these signals are configured using US1\_RATE and US2\_RATE. The selected sample rate must be equal to the output rate of the demodulator function, set by the respective US*n*\_FREQ field—see Section 4.2.9.

The ASP*n* RX inputs may be selected as input to the digital mixers or signal-processing functions. The ASP*n* TX outputs are derived from the respective output mixers. The sample rates for audio serial ports (ASP1–ASP2) are configured using the ASP*n*\_RATE fields (where *n* identifies the applicable ASP 1 or 2) respectively.



The EQ, DRC, and LHPF functions can be enabled in any signal path within the digital core. The sample rate for these functions is configured using FX\_RATE. Note that the EQ, DRC, and LHPF functions must all be configured for the same sample rate.

The DSP functions can be enabled in any signal path within the digital core. The DSP supports up to eight input channels and eight output channels. The sample rate of each input/output path can be configured independently, using DSP1\_TX $n_$  RATE and DSP1\_RX $n_$ RATE.

The tone generator and noise generator can be selected as input to any of the digital mixers or signal-processing functions. The sample rates for these sources are configured using the TONE\_RATE and NOISE\_GEN\_RATE fields, respectively.

The PWM signal generators can be modulated by an audio source, derived from the associated signal mixers. The sample rate (cycle time) for the PWM signal generators is configured using PWM\_RATE.

The sample-rate control registers are described in Table 4-21. Refer to the field descriptions for details of the valid selections in each case. Note that the input (ADC/PDM) signal paths must always be associated with the SYSCLK clocking domain; different sample rates may be selected concurrently for different channels, but each sample rate must be synchronized to SYSCLK.

The control registers associated with the ISRCs are described in Table 4-22.

| Register Address   | Bit   | Label          | Default | Description                                                                                            |
|--------------------|-------|----------------|---------|--------------------------------------------------------------------------------------------------------|
| R16392 (0x4008)    | 15:11 | IN_RATE[4:0]   | 0x00    | Input Signal Paths Sample Rate (valid if IN_RATE_MODE = 0)                                             |
| INPUT_RATE_CONTROL |       |                |         | 0x00 = SAMPLE_RATE_1                                                                                   |
|                    |       |                |         | 0x01 = SAMPLE_RATE_2                                                                                   |
|                    |       |                |         | 0x02 = SAMPLE_RATE_3                                                                                   |
|                    |       |                |         | 0x03 = SAMPLE_RATE_4                                                                                   |
|                    |       |                |         | All other codes are reserved.                                                                          |
|                    |       |                |         | The selected sample rate is valid in the range 8–192 kHz.                                              |
|                    |       |                |         | If 384 kHz/768 kHz PDM clock rate is selected on any of the                                            |
|                    |       |                |         | input paths (INn_OSR = 01X), the input paths sample rate is                                            |
|                    |       |                |         | valid up to 48 kHz/96 kHz respectively.                                                                |
| R16420 (0x4024)    | 15:11 | IN1L_RATE[4:0] | 0x00    | Input Path <i>n</i> (Left/Right) Sample Rate (valid if IN_RATE_MODE                                    |
| IN1L_CONTROL1      |       |                |         |                                                                                                        |
| R16452 (0x4044)    | 15:11 | IN1R_RATE[4:0] | 0x00    | 0x00 = SAMPLE_RATE_1                                                                                   |
| IN1R_CONTROL1      |       |                |         | 0x01 = SAMPLE_RATE_2                                                                                   |
| R16484 (0x4064)    | 15:11 | IN2L_RATE[4:0] | 0x00    | 0x02 = SAMPLE_RATE_3                                                                                   |
| IN2L_CONTROL1      |       |                |         | 0x03 = SAMPLE_RATE_4                                                                                   |
| R16516 (0x4084)    | 15:11 | IN2R_RATE[4:0] | 0x00    | All other codes are reserved.                                                                          |
| IN2R_CONTROL1      |       |                |         | The selected sample rate is valid in the range 8–192 kHz.                                              |
|                    |       |                |         | If 384 kHz/768 kHz PDM clock rate is selected (INn_                                                    |
|                    |       |                |         | OSR = 01X), the IN <i>n</i> L/IN <i>n</i> R sample rate is valid up to 48 kHz/<br>96 kHz respectively. |
| R24580 (0x6004)    | 12.8  | ASP1 RATE[4:0] | 0x00    | ASP <i>n</i> Audio Serial Port Sample Rate                                                             |
| ASP1 CONTROL1      | 12.0  |                | 0,00    | 0x00 = SAMPLE RATE 1                                                                                   |
| R24708 (0x6084)    | 10.0  | ASP2 RATE[4:0] | 0x00    | 0x01 = SAMPLE_RATE_1                                                                                   |
| ASP2 CONTROL1      | 12.0  |                | 0,00    | 0x01 = SAMPLE_RATE_2<br>0x02 = SAMPLE_RATE_3                                                           |
| ASP2_CONTROLT      |       |                |         | 0x02 - SAMPLE_RATE_S<br>0x03 = SAMPLE_RATE_4                                                           |
|                    |       |                |         | All other codes are reserved.                                                                          |
|                    |       |                |         |                                                                                                        |
|                    |       |                |         | The selected sample rate is valid in the range 8–192 kHz.                                              |
|                    |       |                |         | All ASP <i>n</i> TX <i>m</i> _SRC <i>x</i> fields must be cleared before changing ASP <i>n</i> _RATE.  |

#### Table 4-21. Digital-Core Sample-Rate Control



| Register Address        | Bit   | Label               | Default | •                                                                                                                          |
|-------------------------|-------|---------------------|---------|----------------------------------------------------------------------------------------------------------------------------|
| R43008 (0xA800)         | 15:11 | FX_RATE[4:0]        | 0x00    | FX Sample Rate (EQ, LHPF, DRC)                                                                                             |
| FX_SAMPLE_RATE          |       |                     |         | 0x00 = SAMPLE_RATE_1                                                                                                       |
|                         |       |                     |         | 0x01 = SAMPLE_RATE_2                                                                                                       |
|                         |       |                     |         | 0x02 = SAMPLE_RATE_3                                                                                                       |
|                         |       |                     |         | 0x03 = SAMPLE_RATE_4                                                                                                       |
|                         |       |                     |         | All other codes are reserved.                                                                                              |
|                         |       |                     |         | The selected sample rate is valid in the range 8–192 kHz.                                                                  |
|                         |       |                     |         | All EQn_SRC <i>m</i> , DRC <i>nx</i> _SRC <i>m</i> , and LHPF <i>n</i> _SRC <i>m</i> fields                                |
|                         |       |                     |         | must be cleared before changing FX_RATE.                                                                                   |
| R45056 (0xB000)         | 15:11 | TONE_RATE[4:0]      | 0x00    | Tone Generator Sample Rate                                                                                                 |
| TONE_GENERATOR1         |       |                     |         | 0x00 = SAMPLE_RATE_1                                                                                                       |
|                         |       |                     |         | 0x01 = SAMPLE_RATE_2                                                                                                       |
|                         |       |                     |         | 0x02 = SAMPLE_RATE_3                                                                                                       |
|                         |       |                     |         | 0x03 = SAMPLE RATE 4                                                                                                       |
|                         |       |                     |         | All other codes are reserved.                                                                                              |
|                         |       |                     |         | The selected sample rate is valid in the range 8–192 kHz.                                                                  |
| R46080 (0xB400)         | 15:11 | NOISE GEN RATE[4:0] | 0x00    | Noise Generator Sample Rate                                                                                                |
| Comfort_Noise_Generator |       |                     |         | 0x00 = SAMPLE_RATE_1                                                                                                       |
|                         |       |                     |         | 0x01 = SAMPLE_RATE_2                                                                                                       |
|                         |       |                     |         | 0x02 = SAMPLE RATE 3                                                                                                       |
|                         |       |                     |         | 0x03 = SAMPLE RATE 4                                                                                                       |
|                         |       |                     |         | All other codes are reserved.                                                                                              |
|                         |       |                     |         |                                                                                                                            |
| R47108 (0xB804)         | 21.07 | US1 RATE[4:0]       | 0x00    | The selected sample rate is valid in the range 8–192 kHz.<br>Ultrasonic Demodulator 1 Sample Rate                          |
|                         | 31.27 | 031_KATE[4.0]       | 0,00    |                                                                                                                            |
| US1_CONTROL             |       |                     |         | 0x00 = SAMPLE_RATE_1                                                                                                       |
|                         |       |                     |         | 0x01 = SAMPLE_RATE_2                                                                                                       |
|                         |       |                     |         | 0x02 = SAMPLE_RATE_3                                                                                                       |
|                         |       |                     |         | 0x03 = SAMPLE_RATE_4                                                                                                       |
|                         |       |                     |         | All other codes are reserved. The selected sample rate must be the same as the output rate set by US1_FREQ (i.e., 16 kHz). |
| R47124 (0xB814)         | 31:27 | US2_RATE[4:0]       | 0x00    | Ultrasonic Demodulator 2 Sample Rate                                                                                       |
| US2_CONTROL             |       |                     |         | 0x00 = SAMPLE_RATE_1                                                                                                       |
|                         |       |                     |         | 0x01 = SAMPLE_RATE_2                                                                                                       |
|                         |       |                     |         | 0x02 = SAMPLE_RATE_3                                                                                                       |
|                         |       |                     |         | 0x03 = SAMPLE_RATE_4                                                                                                       |
|                         |       |                     |         | All other codes are reserved. The selected sample rate must be the same as the output rate set by US2_FREQ (i.e., 16 kHz). |
| R49152 (0xC000)         | 15:11 | PWM_RATE[4:0]       | 0x00    | PWM Frequency (sample rate)                                                                                                |
| PWM_Drive_1             |       |                     |         | 0x00 = SAMPLE_RATE_1                                                                                                       |
|                         |       |                     |         | 0x01 = SAMPLE RATE 2                                                                                                       |
|                         |       |                     |         | 0x02 = SAMPLE RATE 3                                                                                                       |
|                         |       |                     |         | 0x03 = SAMPLE RATE 4                                                                                                       |
|                         |       |                     |         | All other codes are reserved.                                                                                              |
|                         |       |                     |         | The selected sample rate is valid in the range 8–192 kHz.                                                                  |
|                         |       |                     |         | All PWM $n$ SRC $m$ fields must be cleared before changing                                                                 |
|                         |       |                     |         | PWM_RATE.                                                                                                                  |

# Table 4-21. Digital-Core Sample-Rate Control (Cont.)



| Register Address     | Bit | Label              | Default | Description                                               |
|----------------------|-----|--------------------|---------|-----------------------------------------------------------|
| 0x2B80080            | 4:0 | DSP1_RX1_RATE[4:0] | 0x00    | DSP1 RX Channel <i>n</i> Sample Rate                      |
| DSP1_SAMPLE_RATE_RX1 |     |                    |         | 0x00 = SAMPLE_RATE_1                                      |
| 0x2B80088            | 4:0 | DSP1_RX2_RATE[4:0] | 0x00    | 0x01 = SAMPLE_RATE_2                                      |
| DSP1_SAMPLE_RATE_RX2 |     |                    |         | 0x02 = SAMPLE_RATE_3                                      |
| 0x2B80090            | 4:0 | DSP1_RX3_RATE[4:0] | 0x00    | 0x03 = SAMPLE_RATE_4                                      |
| DSP1_SAMPLE_RATE_RX3 |     |                    |         | All other codes are reserved.                             |
| 0x2B80098            | 4:0 | DSP1_RX4_RATE[4:0] | 0x00    | The selected sample rate is valid in the range 8–192 kHz. |
| DSP1_SAMPLE_RATE_RX4 |     |                    |         | All DSP1RXn_SRCx fields must be cleared before changing   |
| 0x2B800A0            | 4:0 | DSP1_RX5_RATE[4:0] | 0x00    | DSP1_RX <i>n</i> _RATE.                                   |
| DSP1_SAMPLE_RATE_RX5 |     |                    |         |                                                           |
| 0x2B800A8            | 4:0 | DSP1_RX6_RATE[4:0] | 0x00    |                                                           |
| DSP1_SAMPLE_RATE_RX6 |     |                    |         |                                                           |
| 0x2B800B0            | 4:0 | DSP1_RX7_RATE[4:0] | 0x00    |                                                           |
| DSP1_SAMPLE_RATE_RX7 |     |                    |         |                                                           |
| 0x2B800B8            | 4:0 | DSP1_RX8_RATE[4:0] | 0x00    |                                                           |
| DSP1_SAMPLE_RATE_RX8 |     |                    |         |                                                           |
| 0x2B80280            | 4:0 | DSP1_TX1_RATE[4:0] | 0x00    | DSP1 TX Channel <i>n</i> Sample Rate                      |
| DSP1_SAMPLE_RATE_TX1 |     |                    |         | 0x00 = SAMPLE_RATE_1                                      |
| 0x2B80288            | 4:0 | DSP1_TX2_RATE[4:0] | 0x00    | 0x01 = SAMPLE_RATE_2                                      |
| DSP1_SAMPLE_RATE_TX2 |     |                    |         | 0x02 = SAMPLE_RATE_3                                      |
| 0x2B80290            | 4:0 | DSP1_TX3_RATE[4:0] | 0x00    | 0x03 = SAMPLE_RATE_4                                      |
| DSP1_SAMPLE_RATE_TX3 |     |                    |         | All other codes are reserved.                             |
| 0x2B80298            | 4:0 | DSP1_TX4_RATE[4:0] | 0x00    | The selected sample rate is valid in the range 8–192 kHz. |
| DSP1_SAMPLE_RATE_TX4 |     |                    |         |                                                           |
| 0x2B802A0            | 4:0 | DSP1_TX5_RATE[4:0] | 0x00    |                                                           |
| DSP1_SAMPLE_RATE_TX5 |     |                    |         |                                                           |
| 0x2B802A8            | 4:0 | DSP1_TX6_RATE[4:0] | 0x00    |                                                           |
| DSP1_SAMPLE_RATE_TX6 |     |                    |         |                                                           |
| 0x2B802B0            | 4:0 | DSP1_TX7_RATE[4:0] | 0x00    | 1                                                         |
| DSP1_SAMPLE_RATE_TX7 |     |                    |         |                                                           |
| 0x2B802B8            | 4:0 | DSP1_TX8_RATE[4:0] | 0x00    | 1                                                         |
| DSP1_SAMPLE_RATE_TX8 |     |                    |         |                                                           |

#### Table 4-21. Digital-Core Sample-Rate Control (Cont.)

# 4.3.12 Isochronous Sample-Rate Converter (ISRC)

The CS48L32 supports multiple signal paths through the digital core. The ISRCs provide sample-rate conversion between synchronized sample rates on the SYSCLK clock domain.

There are three ISRCs on the CS48L32. ISRC1 provides four signal paths between two different sample rates; ISRC2 and ISRC3 provide two signal paths between two different sample rates, as shown in Fig. 4-27. The sample rates associated with each ISRC can each be set equal to SAMPLE\_RATE\_1, SAMPLE\_RATE\_2, SAMPLE\_RATE\_3, or SAMPLE\_RATE\_4. See Section 4.8 for details of the sample-rate control registers.

Each ISRC converts between a sample rate selected by ISRC*n*\_FSL and a sample rate selected by ISRC*n*\_FSH, (where *n* identifies the applicable ISRC 1, 2, or 3). The higher of the two sample rates must be selected by ISRC*n*\_FSH in each case.

The ISRCs support sample rates in the range 8–192 kHz. The sample-rate conversion ratio must be an integer (1–24) or equal to 1.5.

The ISRC*n*\_FSL and ISRC*n*\_FSH fields must not be changed if any of the respective x\_SRC*n* fields is nonzero. The associated x\_SRC*n* fields must be cleared before writing new values to ISRC*n*\_FSL or ISRC*n*\_FSH. A minimum delay of 125  $\mu$ s must be allowed between clearing the x\_SRC*n* fields and writing to the associated ISRC*n*\_FSL or ISRC*n*\_FSH fields. See Table 4-22 for details.

The ISRC signal paths are enabled using the ISRCn\_INTm\_EN and ISRCn\_DECm\_EN bits, as follows:



- The ISRC*n* interpolation paths (increasing sample rate) are enabled by setting the ISRC*n*\_INT*m*\_EN bits, (where *m* identifies the applicable channel).
- The ISRC*n* decimation paths (decreasing sample rate) are enabled by setting the ISRC*n*\_DEC*m*\_EN bits.

The CS48L32 performs automatic checks to confirm that the SYSCLK frequency is high enough to support the commanded ISRC and digital mixing functions. If the frequency is too low, an attempt to enable an ISRC signal path fails. Note that active signal paths are not affected under such circumstances.

The status bits in registers 0x8080–0x907C indicate the status of each digital mixer. If an underclocked error condition occurs, these bits can be used to indicate which mixer paths have been enabled.

The ISRC signal paths and control registers are shown in Fig. 4-27.





The ISRC input control fields (see Fig. 4-27) are located at addresses 0x8980 through 0x8AD0.



The full list of digital mixer control registers (0x8080–0x907C) is provided in Section 6. Generic register field definitions are provided in Table 4-10.

The x\_SRC fields select the input sources for the respective ISRC processing blocks. Note that the selected input sources must be configured for the same sample rate as the ISRC to which they are connected.

The hexadecimal numbers in Fig. 4-27 indicate the corresponding x\_SRC setting for selection of that signal as an input to another digital-core function.

The fields associated with the ISRCs are described in Table 4-22.

| Register Address | Bit   | Label          | Default |                                                                               |  |  |
|------------------|-------|----------------|---------|-------------------------------------------------------------------------------|--|--|
| R41984 (0xA400)  | 31:27 | ISRC1_FSL[4:0] | 0x00    | ISRC1 Low Sample Rate (Sets the lower of the ISRC1 sample rates)              |  |  |
| ISRC1_           |       |                |         | 0x00 = SAMPLE_RATE_1 0x02 = SAMPLE_RATE_3                                     |  |  |
| CONTROL1         |       |                |         | 0x01 = SAMPLE_RATE_2 0x03 = SAMPLE_RATE_4                                     |  |  |
|                  |       |                |         | All other codes are reserved.                                                 |  |  |
|                  |       |                |         | The selected sample rate is valid in the range 8–192 kHz.                     |  |  |
|                  |       |                |         | All ISRC1_INT <i>n</i> _SRC fields must be cleared before changing ISRC1_FSL. |  |  |
|                  | 15:11 | ISRC1_FSH[4:0] | 0x00    | ISRC1 High Sample Rate (Sets the higher of the ISRC1 sample rates)            |  |  |
|                  |       |                |         | 0x00 = SAMPLE_RATE_1 0x02 = SAMPLE_RATE_3                                     |  |  |
|                  |       |                |         | 0x01 = SAMPLE_RATE_2 0x03 = SAMPLE_RATE_4                                     |  |  |
|                  |       |                |         | All other codes are reserved.                                                 |  |  |
|                  |       |                |         | The selected sample rate is valid in the range 8–192 kHz.                     |  |  |
|                  |       |                |         | All ISRC1_DECn_SRC fields must be cleared before changing ISRC1_FSH.          |  |  |
| R41988 (0xA404)  | 11    | ISRC1_INT4_EN  | 0       | ISRC1 INT4 Enable                                                             |  |  |
| ISRC1_           |       |                |         | Interpolation Channel 4 path from ISRC1_FSL rate to ISRC1_FSH rate            |  |  |
| CONTROL2         |       |                |         | 0 = Disabled, 1 = Enabled                                                     |  |  |
|                  | 10    | ISRC1_INT3_EN  | 0       | ISRC1 INT3 Enable                                                             |  |  |
|                  |       |                |         | Interpolation Channel 3 path from ISRC1_FSL rate to ISRC1_FSH rate            |  |  |
|                  |       |                |         | 0 = Disabled, 1 = Enabled                                                     |  |  |
|                  | 9     | ISRC1_INT2_EN  | 0       | ISRC1 INT2 Enable                                                             |  |  |
|                  |       |                |         | Interpolation Channel 2 path from ISRC1_FSL rate to ISRC1_FSH rate            |  |  |
|                  |       |                |         | 0 = Disabled, 1 = Enabled                                                     |  |  |
|                  | 8     | ISRC1_INT1_EN  | 0       | ISRC1 INT1 Enable                                                             |  |  |
|                  |       |                |         | Interpolation Channel 1 path from ISRC1_FSL rate to ISRC1_FSH rate            |  |  |
|                  |       |                |         | 0 = Disabled, 1 = Enabled                                                     |  |  |
|                  | 3     | ISRC1_DEC4_EN  | 0       | ISRC1 DEC4 Enable                                                             |  |  |
|                  |       |                |         | Decimation Channel 4 path from ISRC1_FSH rate to ISRC1_FSL rate               |  |  |
|                  |       |                |         | 0 = Disabled, 1 = Enabled                                                     |  |  |
|                  | 2     | ISRC1_DEC3_EN  | 0       | ISRC1 DEC3 Enable                                                             |  |  |
|                  |       |                |         | Decimation Channel 3 path from ISRC1_FSH rate to ISRC1_FSL rate               |  |  |
|                  |       |                |         | 0 = Disabled, 1 = Enabled                                                     |  |  |
|                  | 1     | ISRC1_DEC2_EN  | 0       | ISRC1 DEC2 Enable                                                             |  |  |
|                  |       |                |         | Decimation Channel 2 path from ISRC1_FSH rate to ISRC1_FSL rate               |  |  |
|                  |       |                |         | 0 = Disabled, 1 = Enabled                                                     |  |  |
|                  | 0     | ISRC1_DEC1_EN  | 0       | ISRC1 DEC1 Enable                                                             |  |  |
|                  |       |                |         | Decimation Channel 1 path from ISRC1_FSH rate to ISRC1_FSL rate               |  |  |
|                  |       |                |         | 0 = Disabled, 1 = Enabled                                                     |  |  |

Table 4-22. Digital-Core ISRC Control



|                                                                                   | •                               |  |  |
|-----------------------------------------------------------------------------------|---------------------------------|--|--|
| R42256 (0xA510) 31:27 ISRC2_FSH[4:0] 0x00 ISRC2 High Sample Rate (Sets the higher | r of the ISRC2 sample rates)    |  |  |
|                                                                                   | 0x02 = SAMPLE_RATE_3            |  |  |
| CONTROL1 0x01 = SAMPLE_RATE_2 0                                                   | 0x03 = SAMPLE_RATE_4            |  |  |
| All other codes are reserved.                                                     |                                 |  |  |
| The selected sample rate is valid in the rate                                     | nge 8–192 kHz.                  |  |  |
| All ISRC2_DECn_SRC fields must be clear                                           | ared before changing ISRC2_FSH. |  |  |
| 15:11 ISRC2_FSL[4:0] 0x00 ISRC2 Low Sample Rate (Sets the lower of                | of the ISRC2 sample rates)      |  |  |
| 0x00 = SAMPLE_RATE_1                                                              | 0x02 = SAMPLE_RATE_3            |  |  |
| 0x01 = SAMPLE_RATE_2                                                              | 0x03 = SAMPLE_RATE_4            |  |  |
| All other codes are reserved.                                                     |                                 |  |  |
| The selected sample rate is valid in the rate                                     | nge 8–192 kHz.                  |  |  |
| All ISRC2_INTn_SRC fields must be clear                                           | red before changing ISRC2_FSL.  |  |  |
| R42260 (0xA514) 9 ISRC2_INT2_EN 0 ISRC2 INT2 Enable                               |                                 |  |  |
| ISRC2 Interpolation Channel 2 path from ISRC2                                     | FSL rate to ISRC2_FSH rate      |  |  |
| CONTROL2 0 = Disabled, 1 = Enabled                                                |                                 |  |  |
| 8 ISRC2_INT1_EN 0 ISRC2 INT1 Enable                                               |                                 |  |  |
| Interpolation Channel 1 path from ISRC2_                                          | FSL rate to ISRC2_FSH rate      |  |  |
| 0 = Disabled, 1 = Enabled                                                         |                                 |  |  |
| 1 ISRC2_DEC2_EN 0 ISRC2 DEC2 Enable                                               |                                 |  |  |
| Decimation Channel 2 path from ISRC2_F                                            | FSH rate to ISRC2_FSL rate      |  |  |
| 0 = Disabled, 1 = Enabled                                                         |                                 |  |  |
| 0 ISRC2_DEC1_EN 0 ISRC2 DEC1 Enable                                               |                                 |  |  |
| Decimation Channel 1 path from ISRC2_F                                            | FSH rate to ISRC2_FSL rate      |  |  |
| 0 = Disabled, 1 = Enabled                                                         |                                 |  |  |
| R42528 (0xA620) 31:27 ISRC3_FSH[4:0] 0x00 ISRC3 High Sample Rate (Sets the higher | r of the ISRC3 sample rates)    |  |  |
|                                                                                   | 0x02 = SAMPLE_RATE_3            |  |  |
| CONTROL1 0x01 = SAMPLE_RATE_2 0                                                   | 0x03 = SAMPLE_RATE_4            |  |  |
| All other codes are reserved.                                                     |                                 |  |  |
| The selected sample rate is valid in the rate                                     | nge 8–192 kHz.                  |  |  |
| All ISRC3_DECn_SRC fields must be clear                                           | ared before changing ISRC3_FSH. |  |  |
| 15:11 ISRC3_FSL[4:0] 0x00 ISRC3 Low Sample Rate (Sets the lower of                | of the ISRC3 sample rates)      |  |  |
| 0x00 = SAMPLE_RATE_1                                                              | 0x02 = SAMPLE_RATE_3            |  |  |
| 0x01 = SAMPLE_RATE_2                                                              | 0x03 = SAMPLE_RATE_4            |  |  |
| All other codes are reserved.                                                     |                                 |  |  |
| The selected sample rate is valid in the rate                                     | nge 8–192 kHz.                  |  |  |
| All ISRC3_INTn_SRC fields must be clear                                           | red before changing ISRC3_FSL.  |  |  |
| R42532 (0xA624) 9 ISRC3_INT2_EN 0 ISRC3 INT2 Enable                               |                                 |  |  |
| ISRC3_ Interpolation Channel 2 path from ISRC3_                                   | FSL rate to ISRC3_FSH rate      |  |  |
| CONTROL2 0 = Disabled, 1 = Enabled                                                |                                 |  |  |
| 8 ISRC3_INT1_EN 0 ISRC3 INT1 Enable                                               |                                 |  |  |
| Interpolation Channel 1 path from ISRC3_                                          | FSL rate to ISRC3_FSH rate      |  |  |
| 0 = Disabled, 1 = Enabled                                                         |                                 |  |  |
| 1 ISRC3_DEC2_EN 0 ISRC3 DEC2 Enable                                               |                                 |  |  |
| Decimation Channel 2 path from ISRC3_F                                            | FSH rate to ISRC3_FSL rate      |  |  |
| 0 = Disabled, 1 = Enabled                                                         |                                 |  |  |
| 0 ISRC3_DEC1_EN 0 ISRC3 DEC1 Enable                                               |                                 |  |  |
| Decimation Channel 1 path from ISRC3_F                                            | FSH rate to ISRC3_FSL rate      |  |  |
| 0 = Disabled, 1 = Enabled                                                         |                                 |  |  |

#### Table 4-22. Digital-Core ISRC Control (Cont.)

# 4.4 DSP Firmware Control

The CS48L32 digital core incorporates a Halo Core DSP, capable of running a wide range of audio-enhancement functions. Different firmware configurations can be loaded onto the DSP, enabling the CS48L32 to be highly customized for specific application requirements. DSP firmware can be configured using software packages provided by Cirrus Logic, such as the SoundClear suite of audio-processing algorithms.



The DSP is designed specifically for audio applications, employing a small gate-count architecture to support an optimized mix of processing features while fulfilling a low power-consumption requirement. The instruction set is highly efficient and targeted, with a high degree of parallelism and efficient multicore integration to reduce power consumption and increase processing speed.

The DSP core incorporates two data memories supporting high-bandwidth access: parallel memory access can fetch two short (24-bit) operands per memory per cycle; simultaneous memory access enables up to four 24-bit accesses per clock cycle. Multiple data formats are supported, including basic 24-bit register and 56-bit accumulator. Native support for 48-bit double-precision calculations is also provided.

The DSP core is supported by an interrupt controller (up to 24 inputs), JTAG debugger, memory protection unit (MPU) with error-trace stack, and watchdog timer. Arbitrated multiple-access to the program and data memories is provided, with support for configurable FFT, FIR, LMS, and linear/dB-conversion accelerators. Note that different instances of the Halo Core DSP may provide different feature sets; specific details for the CS48L32 are provided in Section 4.4.1.

To use the programmable DSP, the required firmware configuration must first be loaded onto the device by writing the appropriate files to the CS48L32 register map; the firmware configuration comprises program and data memory contents. After loading the DSP firmware, the DSP functions must be enabled using the associated control fields.

Details of the DSP firmware memory registers are provided in Section 4.4.2. Note that the WISCE evaluation board control software provides support for loading the CS48L32 program and data memories. A software programming guide can be provided to assist users in developing their own software algorithms—please contact your Cirrus Logic representative for further information.

The audio signal paths to and from the DSP processing block are configured as described in Section 4.3. Note that the DSP firmware must be loaded and enabled before audio signal paths can be enabled.

# 4.4.1 DSP Configuration Definition

The Halo Core DSP uses an adaptable design that can be tailored to suit different target applications. Each instance of the DSP (either on a single device, or from one device to another) may offer different capabilities in terms of memory size, hardware accelerators, and other features.

The parameters defining the CS48L32 Halo Core DSP are described in Table 4-23.

| Description                                    | DSP1        |
|------------------------------------------------|-------------|
| Start address in device register map           | 0x200_0000  |
| X-memory bank size (number of 48-bit words)    | 4096        |
| Y-memory bank size (number of 48-bit words)    | 4096        |
| P-memory bank size (number of 40-bit words)    | 8192        |
| Boot-memory bank size (number of 40-bit words) | 8192        |
| Address offset for PM (packed)                 | 0x0180_0000 |
| Address offset for XM (packed, 32-bit)         | 0x0000_0000 |
| Address offset for YM (packed, 32-bit)         | 0x00C0_0000 |
| Address offset for XM (unpacked, 24-bit)       | 0x0080_0000 |
| Address offset for YM (unpacked, 24-bit)       | 0x0140_0000 |
| Address offset for XM (unpacked, 32-bit)       | 0x0040_0000 |
| Address offset for YM (unpacked, 32-bit)       | 0x0100_0000 |
| Number of external debug triggers              | 0           |
| JTAG debug ID                                  | 1           |
| Maximum clock speed                            | 100 MHz     |
| Accelerator functions—dB/linear converters     | Yes         |
| LMS (least mean square) filters                | 5           |
| FIR (finite impulse response) filters          | 8           |
| FFT (fast Fourier transform) accelerators      | Yes         |
| MIPS profiler                                  | Yes         |

#### Table 4-23. Halo Core DSP Definition



| Description                                        | DSP1    |
|----------------------------------------------------|---------|
| Trace buffer                                       | Yes     |
| Trace buffer depth                                 | 16      |
| Trace stack depth                                  | 16      |
| Watchdog timer                                     | Yes     |
| Interrupt controller                               | Yes     |
| Stream arbiter                                     | Yes     |
| <ul> <li>Number of receive channels</li> </ul>     | 8       |
| <ul> <li>Number of transmit channels</li> </ul>    | 8       |
| <ul> <li>Number of master controllers</li> </ul>   | 6       |
| <ul> <li>Number of interrupt generators</li> </ul> | 8       |
| <ul> <li>Data width—integer part</li> </ul>        | 4 bits  |
| <ul> <li>Data width—fractional part</li> </ul>     | 31 bits |
| AHB bus master                                     | Yes     |
| Memory protection unit                             | Yes     |
| Memory controller                                  | Yes     |
| <ul> <li>Number of X-memory banks</li> </ul>       | 24      |
| <ul> <li>Number of Y-memory banks</li> </ul>       | 8       |
| <ul> <li>Number of P-memory banks</li> </ul>       | 7       |
| <ul> <li>Number of boot-memory banks</li> </ul>    | 0       |

#### Table 4-23. Halo Core DSP Definition (Cont.)

Status registers describing the Halo Core DSP are provided within the CS48L32 register map, as shown in Table 4-24. The default values of these fields are provided in Section 6.

| Register Address                    | Bit  | Label                         | Description                                      |
|-------------------------------------|------|-------------------------------|--------------------------------------------------|
| DSP1 base address = 0x200_0000      | •    | 1                             |                                                  |
| base address + 0x5E_0000            | 31:0 | DSPn_SYS_ID[31:0]             | DSP identifier                                   |
| DSPn_SYS_INFO_ID                    |      |                               |                                                  |
| base address + 0x5E_0004            | 31:0 | DSPn_SYS_VERSION[31:0]        | DSP version number                               |
| DSPn_SYS_INFO_VERSION               |      |                               |                                                  |
| base address + 0x5E_0008            | 31:0 | DSPn_SYS_CORE_ID[31:0]        | DSP instance                                     |
| DSPn_SYS_INFO_CORE_ID               |      |                               |                                                  |
| base address + 0x5E_000C            | 31:0 | DSPn_SYS_AHB_BASE_ADDR[31:0]  | DSP start address in the device register map     |
| DSPn_SYS_INFO_AHB_ADDR              |      |                               |                                                  |
| base address + 0x5E_0010            | 31:0 | DSPn_SYS_XM_SRAM_SIZE[31:0]   | X-memory size (number of 24-bit words)           |
| DSP <i>n_</i> SYS_INFO_XM_SRAM_SIZE |      |                               |                                                  |
| base address + 0x5E_0018            | 31:0 | DSPn_SYS_YM_SRAM_SIZE[31:0]   | Y-memory size (number of 24-bit words)           |
| DSPn_SYS_INFO_YM_SRAM_SIZE          |      |                               |                                                  |
| base address + 0x5E_0020            | 31:0 | DSPn_SYS_PM_SRAM_SIZE[31:0]   | P-memory size (number of 20-bit words)           |
| DSP <i>n_</i> SYS_INFO_PM_SRAM_SIZE |      |                               | Note this includes the boot memory, if present.  |
| base address + 0x5E_0028            | 31:0 | DSPn_SYS_PM_BOOT_SIZE[31:0]   | Boot-memory size (number of 20-bit words)        |
| DSP <i>n</i> _SYS_INFO_PM_BOOT_SIZE |      |                               |                                                  |
| base address + 0x5E_002C            | 31   | DSPn_SYS_SELF_BOOT            | 1 = DSP supports self-boot on release from reset |
| DSPn_SYS_INFO_FEATURES              | 13   | DSPn_SYS_DB_RAND_EXISTS       | 1 = DSP provides dB/linear conversion            |
|                                     | 12   | DSPn_SYS_LMS_EXISTS           | 1 = DSP provides LMS filters                     |
|                                     | 11   | DSPn_SYS_FIR_EXISTS           | 1 = DSP provides FIR filters                     |
|                                     | 10   | DSPn_SYS_FFT_EXISTS           | 1 = DSP provides FFT accelerator                 |
|                                     | 9    | DSPn_SYS_MIPS_EXISTS          | 1 = DSP provides MIPS profiler                   |
|                                     | 8    | DSPn_SYS_TRB_EXISTS           | 1 = DSP provides trace buffer                    |
|                                     | 7    | DSPn_SYS_WDT_EXISTS           | 1 = DSP provides watchdog timer                  |
|                                     | 5    | DSPn_SYS_STREAM_ARB_EXISTS    | 1 = DSP provides stream arbiter control          |
|                                     | 4    | DSPn_SYS_AHBM_EXISTS          | 1 = DSP provides AHB bus master                  |
|                                     | 3    | DSPn_SYS_MPU_EXISTS           | 1 = DSP provides MPU function                    |
| base address + 0x5E_0030            | 5:0  | DSPn_SYS_NUM_FIR_FILTERS[5:0] | Number of FIR filters                            |
| DSPn_SYS_INFO_FIR_FILTERS           |      |                               |                                                  |



| Register Address           | Bit  | Label                         | Description                                 |
|----------------------------|------|-------------------------------|---------------------------------------------|
| base address + 0x5E_0034   | 5:0  | DSPn_SYS_NUM_LMS_FILTERS[5:0] | Number of LMS filters                       |
| DSPn_SYS_INFO_LMS_FILTERS  |      |                               |                                             |
| base address + 0x5E_0038   | 31:0 | DSPn_SYS_XM_BANK_SIZE[31:0]   | X-memory bank size (number of 24-bit words) |
| DSPn_SYS_INFO_XM_BANK_SIZE |      |                               |                                             |
| base address + 0x5E_003C   | 31:0 | DSPn_SYS_YM_BANK_SIZE[31:0]   | Y-memory bank size (number of 24-bit words) |
| DSPn_SYS_INFO_YM_BANK_SIZE |      |                               |                                             |
| base address + 0x5E_0040   | 31:0 | DSPn_SYS_PM_BANK_SIZE[31:0]   | P-memory bank size (number of 20-bit words) |
| DSPn_SYS_INFO_PM_BANK_SIZE |      |                               |                                             |

#### Table 4-24. DSP Configuration Definition (Cont.)

# 4.4.2 DSP Firmware Memory and Register Mapping

The DSP firmware memory comprises program memory (P-memory) and two regions of data memory (X-memory and Y-memory). Each memory (X, Y, or P) is arranged as a number of banks; the size of each is defined by the bank size and the number or banks as shown in Table 4-23. The banked configuration enables each memory to support multiple simultaneous read/write accesses.

The program memory is formatted as 40-bit words. Most of the processor functionality uses 20-bit instructions, but some make use of the 40-bit width. Referenced to the CS48L32 register map, blocks of four 40-bit words are packed into five 32-bit registers.

The data memory is formatted as 24-bit words. Each of the data memories is mapped to three different locations of the CS48L32 register map, with a different packing layout used in each case; this provides flexibility to access the data memory in different ways according to the specific task that is being performed. Note that the three sections all represent the same data—data that is written to one section can be read back either at the same address or at the corresponding address within either of the other sections.

- In the packed data-memory, blocks of four 24-bit words are packed into three 32-bit registers. This tightly-packed layout does not include any padding bits; it provides efficient access to the data memory, ideal for transfer of large volumes of audio data.
- In the unpacked 24-bit memory, each 24-bit data word occupies one 32-bit register; the MSBs of each register are unused. This layout is ideal for read/write access to individual 24-bit words.
- In the unpacked 32-bit memory, 32-bit data is supported in 32-bit registers. Each 32-bit data word uses the space of two 24-bit words in the DSP memory. This provides support for 32-bit data within the 24-bit X- or Y-memory regions. Note that the usable capacity of the data memory is reduced in this format, as some bits are not used.

The CS48L32 program- and data-register memory space is described in Table 4-25. The full register map listing is provided in Section 6.

| DSP Number | Descrip        | otion                                | Register Address                                                        | Number of Registers       | DSP Memory Size                                                  |
|------------|----------------|--------------------------------------|-------------------------------------------------------------------------|---------------------------|------------------------------------------------------------------|
| DSP1       | Program memory |                                      | 0x380_0000-0x384_5FFC                                                   | 71680                     | 56k x 40-bit words                                               |
|            | X-memory       | Packed<br>Unpacked-24<br>Unpacked-32 |                                                                         | 147456<br>196608<br>98304 | 192k x 24-bit words<br>192k x 24-bit words<br>96k x 32-bit words |
|            | Y-memory       | Packed<br>Unpacked-24<br>Unpacked-32 | 0x2C0_0000-0x2C2_FFFC<br>0x340_0000-0x343_FFFC<br>0x300_0000-0x301_FFFC | 49152<br>65536<br>32768   | 64k x 24-bit words<br>64k x 24-bit words<br>32k x 32-bit words   |

| Table 4-25. | DSP Program, D  | Data, and Coefficient | Registers |
|-------------|-----------------|-----------------------|-----------|
|             | boi i rogram, b |                       | regiocoro |

The DSP firmware memory is configured by writing to the registers referenced in Table 4-25. Note that clocking is not required for access to the firmware registers by the host processor.

## 4.4.3 DSP Firmware Control

The configuration and control of the DSP firmware is described in the following subsections.



### 4.4.3.1 DSP Memory

The DSP firmware memory comprises program memory (P-memory) and data memory (X-memory and Y-memory) as described in Section 4.4.2. Each memory (X, Y, or P) is arranged as a number of banks; the banked configuration enables each memory to support multiple simultaneous read/write accesses.

Each bank of memory can be individually enabled or disabled; the power consumption of the firmware memory can be optimized by enabling only the banks that are required for a particular application.

The CS48L32 firmware memory also supports a low-power retention state; in this state, the memory contents are retained, but read/write access is not supported. The low-power retention state is selectable for each memory region (P, X, or Y), and applies to all enabled banks of the respective memory.

The DSP firmware memory is controlled using the x\_PWD\_N and x\_EXT\_N\_*n* fields described in Table 4-27. Separate controls are provided for odd-numbered and even-numbered words within each memory region.

- x\_PWD\_N selects the active or data-retention state for the respective memory. In the active state, read/write access is supported. In the data-retention state, the memory contents are maintained, but read/write access is not possible.
- x\_EXT\_N\_*n* selects the enabled or disabled state for the respective memory bank *n*. If the bank is disabled, the contents are lost. If the bank is enabled, read/write access is supported (provided the respective memory is active).

The memory-control fields are summarized in Table 4-26.

| x_PWD_N | x_EXT_N_n | Description                            |
|---------|-----------|----------------------------------------|
| 0       | 0         | Memory disabled, contents lost         |
| 0       | 1         | Memory enabled in data-retention state |
| 1       | 0         | Memory disabled, contents lost         |
| 1       | 1         | Memory enabled for read/write access   |

Table 4-26. DSP Memory Control

**Notes:** If a memory bank is disabled, the contents of this bank are lost—the low-power retention state is not valid for disabled memory banks. The memory is not actively cleared in the disabled state—some contents of the memory may persist in the disabled state, but the integrity of the memory contents is not assured.

If a memory bank is disabled, all higher-numbered banks in the same memory (X, Y, or P) are unavailable. It is recommended to disable the higher-numbered banks by clearing the respective x\_EXT\_N\_n bits.

The DSP memory-control fields are not affected by software reset; these bits remain in their previous state under software-reset conditions. The DSP firmware memory contents are maintained through software reset, provided the respective memory bank is enabled.

The DSP1 memory-control fields are defined in Table 4-27.

| Register Address           | Bit | Label                       | Default | Description                                |
|----------------------------|-----|-----------------------------|---------|--------------------------------------------|
| R94220 (0x1700C)           | 1   | DSP1_XM_SRAM_IBUS_E_PWD_N   | 0       | X-memory even-address power control        |
| DSP1_XM_SRAM_IBUS_SETUP_0  |     |                             |         | 0 = Data-retention state                   |
|                            |     |                             |         | 1 = Memory active                          |
|                            |     |                             |         | Only valid for enabled memory banks        |
|                            | 0   | DSP1_XM_SRAM_IBUS_O_PWD_N   | 0       | X-memory odd-address power control         |
|                            |     |                             |         | 0 = Data-retention state                   |
|                            |     |                             |         | 1 = Memory active                          |
|                            |     |                             |         | Only valid for enabled memory banks        |
| R94224 (0x17010)           | 1   | DSP1_XM_SRAM_IBUS_E_EXT_N_n | 0       | X-memory even-address Bank <i>n</i> enable |
| DSP1_XM_SRAM_IBUS_SETUP_1  |     |                             |         | 0 = Disabled                               |
| to                         |     |                             |         | 1 = Enabled                                |
| R94316 (0x1706C)           | 0   | DSP1_XM_SRAM_IBUS_O_EXT_N_n | 0       | X-memory odd-address Bank <i>n</i> enable  |
| DSP1_XM_SRAM_IBUS_SETUP_24 |     |                             |         | 0 = Disabled                               |
|                            |     |                             |         | 1 = Enabled                                |

| Table 4-27. | DSP I | Memory | Control | Registers |
|-------------|-------|--------|---------|-----------|
|-------------|-------|--------|---------|-----------|



| Register Address          | Bit | Label                       | Default | Description                                |
|---------------------------|-----|-----------------------------|---------|--------------------------------------------|
| R94320 (0x17070)          | 1   | DSP1_YM_SRAM_IBUS_E_PWD_N   | 0       | Y-memory even-address power control        |
| DSP1_YM_SRAM_IBUS_SETUP_0 |     |                             |         | 0 = Data-retention state                   |
|                           |     |                             |         | 1 = Memory active                          |
|                           |     |                             |         | Only valid for enabled memory banks        |
|                           | 0   | DSP1_YM_SRAM_IBUS_O_PWD_N   | 0       | Y-memory odd-address power control         |
|                           |     |                             |         | 0 = Data-retention state                   |
|                           |     |                             |         | 1 = Memory active                          |
|                           |     |                             |         | Only valid for enabled memory banks        |
| R94324 (0x17074)          | 1   | DSP1_YM_SRAM_IBUS_E_EXT_N_n | 0       | Y-memory even-address Bank <i>n</i> enable |
| DSP1_YM_SRAM_IBUS_SETUP_1 |     |                             |         | 0 = Disabled                               |
| to                        |     |                             |         | 1 = Enabled                                |
| R94352 (0x17090)          | 0   | DSP1_YM_SRAM_IBUS_O_EXT_N_n | 0       | Y-memory odd-address Bank <i>n</i> enable  |
| DSP1_YM_SRAM_IBUS_SETUP_8 |     |                             |         | 0 = Disabled                               |
|                           |     |                             |         | 1 = Enabled                                |
| R94356 (0x17094)          | 1   | DSP1_PM_SRAM_IBUS_E_PWD_N   | 0       | P-memory even-address power control        |
| DSP1_PM_SRAM_IBUS_SETUP_0 |     |                             |         | 0 = Data-retention state                   |
|                           |     |                             |         | 1 = Memory active                          |
|                           |     |                             |         | Only valid for enabled memory banks        |
|                           | 0   | DSP1_PM_SRAM_IBUS_O_PWD_N   | 0       | P-memory odd-address power control         |
|                           |     |                             |         | 0 = Data-retention state                   |
|                           |     |                             |         | 1 = Memory active                          |
|                           |     |                             |         | Only valid for enabled memory banks        |
| R94360 (0x17098)          | 1   | DSP1_PM_SRAM_IBUS_E_EXT_N_n | 0       | P-memory even-address Bank <i>n</i> enable |
| DSP1_PM_SRAM_IBUS_SETUP_1 |     |                             |         | 0 = Disabled                               |
| to                        |     |                             |         | 1 = Enabled                                |
| R94384 (0x170B0)          | 0   | DSP1_PM_SRAM_IBUS_O_EXT_N_n | 0       | P-memory odd-address Bank <i>n</i> enable  |
| DSP1_PM_SRAM_IBUS_SETUP_7 |     |                             |         | 0 = Disabled                               |
|                           |     |                             |         | 1 = Enabled                                |

#### Table 4-27. DSP Memory Control Registers (Cont.)

The firmware memory contents are maintained through software reset. The DSP firmware memory contents are not retained under power-on-reset or hardware-reset conditions.

Note that the DSP firmware memory is not actively cleared under power-on-reset or hardware-reset conditions; some contents of the memory may persist through these events, but the integrity of the memory is not assured.

See Section 4.14 for details of the CS48L32 reset functions.

#### 4.4.3.2 DSP Clocking

A clock signal is required when executing software on the DSP core, or if any of the stream-arbiter master controllers is enabled. (Note that clocking is not required for access to the firmware registers by the host processor.)

The clock source for the DSP is derived from SYSCLK. See Section 4.8 for details of how to configure SYSCLK. Note that the internal clock signals within the DSP are enabled and disabled automatically, as required by the DSP-core and stream-arbiter status.

The DSP clock frequency is selected using DSP1\_CLK\_FREQ\_SEL. Note that the clock frequency must be less than or equal to the SYSCLK frequency.

The DSP1\_CLK\_FREQ\_STS field indicates the clock frequency for the DSP core. This can be used to confirm the clock frequency—for example, in cases where code execution has a minimum clock-frequency requirement. Note that DSP1\_CLK\_FREQ\_STS is only valid while the core is running code; typical usage of this field would be for the DSP core to read the clock status and to take action as applicable, in particular, if the available clock does not meet the application requirements.

Note that, depending on the clock-source frequency and the available dividers, the DSP1 clock frequency may differ from the selected frequency. In most cases, the DSP1 clock frequency equals or exceeds the requested frequency. A lower frequency is implemented if limited by either the clock-source frequency or the maximum DSP1 clocking frequency.



The system-clock configuration provides input to the interrupt control circuit and can be used to trigger an interrupt event if the DSP1 clock frequency is less than the requested frequency—see Section 4.9.

## 4.4.3.3 DSP Core Control

To enable firmware execution on the DSP block, the DSP must be enabled by setting DSP1\_CCM\_CORE\_EN. Note that the DSP firmware should be loaded, and the clocks configured, before the DSP is enabled. The DSP1\_CCM\_CORE\_EN bit must remain set while the program is running—including during the wait state.

The DSP core is held in its reset state if DSP1\_CCM\_CORE\_EN = 0. The DSP core is also reset by writing 1 to DSP1\_CCM\_CORE\_RESET. Following a reset, the DSP commences code execution starting at the base address of the DSP program memory.

**Note:** The DSP core is disabled by clearing DSP1\_CCM\_CORE\_EN. After disabling the DSP core, it is recommended to reset the entire DSP subsystem using DSP1\_CORE\_SOFT\_RESET as described in Section 4.4.3.4.

### 4.4.3.4 DSP Subsystem Control

The DSP subsystem (including the core, stream-arbiter controllers, NMI configuration, watchdog timer, and DSP clock-frequency configuration) is reset by writing 1 to DSP1\_CORE\_SOFT\_RESET.

The stream-arbiter controllers are resynchronized by writing 1 to DSP1\_STREAM\_ARB\_RESYNC. This can be used to synchronize two or more controllers. The DSP1\_STREAM\_ARB\_RESYNC\_MSK field selects which controllers are affected by the resynchronize action.

### 4.4.3.5 DSP Control Registers

The DSP clocking, code-execution, and watchdog control registers are described in Table 4-28.

The audio signal paths connecting to/from the DSP processing block are configured as described in Section 4.3. Note that the DSP firmware must be loaded and enabled before audio signal paths can be enabled.

| Register Address                                                     | Bit  | Label                                        | Default | Description                                                                                                                                                                                                                                 |  |
|----------------------------------------------------------------------|------|----------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| DSP1 base address = 0x200_0000                                       |      |                                              |         |                                                                                                                                                                                                                                             |  |
| base address + 0xB8_0000                                             | 15:0 | DSPn_CLK_FREQ_SEL[15:0]                      |         | DSP clock frequency select                                                                                                                                                                                                                  |  |
| DSPn_CLOCK_FREQ                                                      |      |                                              |         | Coded as LSB = 1/64 MHz.                                                                                                                                                                                                                    |  |
|                                                                      |      |                                              |         | The DSP clock must be less than or equal to the clock source frequency. The DSP clock is generated by division of the clock source, and may differ from the selected frequency. The DSP clock frequency can be read from DSPn_CLK_FREQ_STS. |  |
| base address + 0xB8_0008                                             | 15:0 | DSPn_CLK_FREQ_STS[15:0]                      |         | DSP clock frequency (read only). Only valid if the DSP                                                                                                                                                                                      |  |
| DSPn_CLOCK_STATUS                                                    |      |                                              |         | core is enabled. Coded as LSB = 1/64 MHz.                                                                                                                                                                                                   |  |
| base address + 0xB8_0010                                             | 0    | DSPn_CORE_SOFT_RESET                         |         | Write 1 to reset the DSP subsystem, including the                                                                                                                                                                                           |  |
| DSPn_CORE_SOFT_RESET                                                 |      |                                              |         | core, stream arbiters, NMI, watchdog timer, and DSP clock-frequency selection.                                                                                                                                                              |  |
| base address + 0xB8_0050                                             | 0    | DSPn_STREAM_ARB_RESYNC                       |         | Write 1 to reset the stream arbiter controllers. Only                                                                                                                                                                                       |  |
| DSP <i>n_</i> STREAM_ARB_<br>CONTROL                                 |      |                                              |         | affects the controllers that are unmasked in DSP <i>n_</i><br>STREAM_ARB_RESYNC_MSK.                                                                                                                                                        |  |
| base address + 0xBC_1000                                             | 9    | DSPn_CCM_CORE_RESET                          |         | Write 1 to reset the DSP core.                                                                                                                                                                                                              |  |
| DSPn_CCM_CORE_CONTROL                                                | 0    | DSPn_CCM_CORE_EN                             |         | DSP enable. Controls the DSP firmware execution.                                                                                                                                                                                            |  |
|                                                                      |      |                                              |         | 0 = Disabled                                                                                                                                                                                                                                |  |
|                                                                      |      |                                              |         | 1 = Enabled                                                                                                                                                                                                                                 |  |
| base address + 0xBC_5A00<br>DSP <i>n_</i> STREAM_ARB_<br>RESYNC_MSK1 | 7:0  | DSP <i>n_</i> STREAM_ARB_RESYNC_<br>MSK[7:0] |         | Selects which stream-arbiter masters are reset by<br>DSP <i>n</i> _STREAM_ARB_RESYNC. For each master,<br>setting the respective bit enables that master to be<br>reset.                                                                    |  |

#### Table 4-28. DSP Control Registers



## 4.4.4 DSP Interrupts

The Halo Core DSP incorporates a comprehensive interrupt controller, supporting a flexible capability to take input from many different events and status indications, and to adapt the program flow according to different priority levels assigned to each event. A high-priority non-maskable interrupt (NMI) is provided in case of a serious failure mode requiring a reset of the DSP.

The DSP also provides input to the device-level interrupt controller. The DSP-derived inputs to the CS48L32 interrupt controller include DSP error indications and general-purpose interrupt signals under control of the DSP firmware.

The following events are supported as inputs to the CS48L32 interrupt controller:

- Memory protection error
- Watchdog timeout
- Memory controller error
- AHB system error
- AHB packing error
- NMI error
- General-purpose IRQ 0–3
- Trace buffer stack error
- MIPS profile 1 done
- MIPS profile 0 done

See Section 4.9 for further details of the CS48L32 interrupt controller.

# 4.5 DSP Peripheral Control

The CS48L32 incorporates a suite of DSP peripheral functions that can be integrated together to provide an enhanced capability for DSP applications. Configurable event log functions provide multichannel monitoring of internal and external signals. The general-purpose timers provide time-stamp data for the event logger; they also provide input to the alarm-generator circuits, enabling time-dependent interrupt events to be generated. Maskable GPIO provides an efficient mechanism for the Halo Core DSP to access the required input and output signals. The quad-SPI (QSPI) master interface enables high-speed data transfers between the DSP and external components such as flash-memory devices.

The DSP peripherals are designed to provide a comprehensive DSP capability, operating with a high degree of autonomy from the host processor.

## 4.5.1 Event Logger

The CS48L32 provides an event-log function, supporting multichannel, edge-sensitive monitoring and recording of internal or external signals.

#### 4.5.1.1 Overview

The event logger allows status information to be captured from a large number of sources, to be prioritized and acted upon as required. For the purposes of the event logger, an event is recorded when a logic transition (edge) is detected on a selected signal source.

The logged events are held in a FIFO buffer, which is managed by the application software. A 32-bit time stamp, derived from one of the general-purpose timers, is associated and recorded with each FIFO index, to provide a comprehensive record of the detected events.

The event logger is associated with one of the general-purpose timers (see Section 4.5.3). The selected timer is the source of time stamp data for any logged events.



A maximum of one event per cycle of the clock source can be logged. If more than one event occurs within the cycle time, the highest priority (lowest channel number) event is logged at the rising edge of the clock. In this case, any lower priority events are queued, and are logged as soon as no higher priority events are pending. It is possible for recurring events on a high-priority channel to be logged, while low-priority ones remain queued. Note that recurring instances of queued events are not logged.

The event logger can use a slow clock (e.g., 32 kHz), but higher clock frequencies may also be commonly used, depending on the application and use case. The clock frequency determines the maximum possible event logging rate.

## 4.5.1.2 Event Logger Control

The event logger is enabled by setting EVENTLOG1\_EN. The event logger can be reset by writing 1 to EVENTLOG1\_ RST—executing this function clears all the event logger status flags and clears the contents of the FIFO buffer.

The associated timer (and time-stamp source) is selected using EVENTLOG1\_TIMER\_SEL. Note that the event logger must be disabled (EVENTLOG1\_EN = 0) when changing the timer source.

## 4.5.1.3 Input Channel Configuration

The event logger allows up to 16 input channels to be configured for detection and logging. The EVENTLOG1\_CHx\_SRC field selects the applicable input source for each channel (where *x* identifies the channel number, 1 to 16). The polarity selection and debounce options are configured using the EVENTLOG1\_CHx\_POL and EVENTLOG1\_CHx\_DB bits respectively. The debounce time is configurable using EVENTLOG1\_DBTIME.

To avoid filling the FIFO buffer with repeated instances of any event, a selectable filter is provided for each input channel. If the EVENTLOG1\_CHx\_FILT bit is set, new events on the respective channel are ignored by the event logger if the unread entries in the FIFO buffer indicate a previous event of the same type (i.e., same input source and same polarity). The read/write pointers of the FIFO buffer (see Section 4.5.1.4) are used to determine which FIFO entries are unread (i.e., have not yet been read by the host processor).

The input channels can be enabled or disabled freely, using EVENTLOG1\_CHx\_EN, without having to disable the event logger entirely. An input channel must be disabled whenever the associated x\_SRC, x\_FILT, x\_POL, or x\_DB fields are written. It is possible to reconfigure input channels while the event logger is enabled, provided the channels being reconfigured are disabled when doing so.

The available input sources include FLL-lock status, input-path signal detection, GPIO inputs and signals generated by the integrated Halo Core DSP. A list of the valid input sources for the event logger is provided in Table 4-30. Note that, to log both rising and falling events from any source, two separate input channels must be configured—one for each polarity.

If an input channel is configured for rising edge detection (EVENTLOG1\_CHx\_POL = 0), and the corresponding input signal is asserted (Logic 1) at the time when the event logger is enabled, an event is logged in respect of this initial state. Similarly, if an input channel is configured for falling edge detection, and is deasserted (Logic 0) when the event logger is enabled, a corresponding event is logged. If rising and falling edges are both configured for detection, an event is always logged in respect of the initial condition.

## 4.5.1.4 FIFO Buffer

Each event (signal transition) that meets the criteria of an enabled channel is written to the 16-stage FIFO buffer. The buffer is filled cyclically, but does not overwrite unread data when full. A status bit is provided to indicate if the buffer fills up completely.

Note that the FIFO behavior is not enforced or fully implemented in the device hardware, but assumes that a compatible software implementation is in place. New events are written to the buffer in a cyclic manner, but the data can be read out in any order, if desired. The designed FIFO behavior requires the software to update the read pointer (RPTR) in the intended manner for smooth operation.

The entire contents of the 16-stage FIFO buffer can be accessed directly in the register map. Each FIFO index (y = 0 to 15) comprises the EVENTLOG1\_FIFOy\_ID (identifying the source signal of the associated log event), the EVENTLOG1\_FIFOy\_POL (the polarity of the respective event transition), and the EVENTLOG1\_FIFOy\_TIME field (containing the 32-bit time stamp from the timer).



The FIFO buffer is managed using EVENTLOG1\_FIFO\_WPTR and EVENTLOG1\_FIFO\_RPTR. The write pointer (WPTR) field identifies the index location (0 to 15) in which the next event is logged. The read pointer (RPTR) field identifies the index location of the first set of unread data, if any exists. Both of these fields are initialized to 0 when the event logger is reset.

If RPTR ≠ WPTR, the buffer contains new data. The number of new events is equal to the difference between the two pointer values (WPTR – RPTR, allowing for wraparound beyond Index 15). For example, if WPTR = 12 and RPTR = 8, this means that there are four unread data sets in the buffer, at index locations 8, 9, 10, and 11.

After reading the new data from the buffer, the RPTR value should be incremented by the corresponding amount (e.g., increment by 4, in the example described above). Note that the RPTR value can either be incremented once for each read, or can be incremented in larger steps after a batch read.

• If RPTR = WPTR, the buffer is either empty (0 events) or full (16 events). In this case, the status bits described in Section 4.5.1.5 confirm the current status of the buffer.

## 4.5.1.5 Status Bits

The EVENTLOG1\_CHx\_STS bits indicate the status of the source signal for the respective input channel.

The EVENTLOG1\_NOT\_EMPTY bit indicates whether the FIFO buffer is empty. If this bit is set, it indicates one or more new sets of data in the FIFO.

The EVENTLOG1\_WMARK\_STS bit indicates when the number of FIFO index locations available for new events reaches a configurable threshold, known as the watermark level. The watermark level is held in the EVENTLOG1\_FIFO\_WMARK field.

The EVENTLOG1\_FULL bit indicates when the FIFO buffer is full. If this bit is set, it indicates that there are 16 sets of new event data in the FIFO. Note that this does not mean that a buffer overflow condition has occurred, but further events are not logged or indicated until the buffer has been cleared.

**Note:** Following a buffer full condition, the FIFO operation resumes as soon as the RPTR field has been updated to a new value. Writing the same value to RPTR does not restart the FIFO operation, even if the entire buffer contents have been read. After all of the required data has been read from the buffer, the RPTR value should be set equal to the WPTR value; an intermediate (different) value must also be written to the RPTR field in order to clear the buffer full status and restart the FIFO operation.

## 4.5.1.6 Interrupts

The event log status flags are inputs to the interrupt control circuit and can be used to trigger an interrupt event when the FIFO-full condition occurs—see Section 4.9.

#### 4.5.1.7 Event Logger Control Registers

The event logger control registers are described in Table 4-29.



| Register Address                      | Bit Label D |                               | Default | Description                                                                                                                                                                                                                    |
|---------------------------------------|-------------|-------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1114112 (0x110000)                   | 19:16       | EVENTLOG1_DBTIME[3:0]         | 0x0     | Event Log input debounce                                                                                                                                                                                                       |
| EVENTLOG1_CONTROL                     |             |                               |         | 0x0 = 93.75 μs 0x6 = 48 ms                                                                                                                                                                                                     |
|                                       |             |                               |         | 0x1 = 1.5 ms 0x7 = 96 ms                                                                                                                                                                                                       |
|                                       |             |                               |         | 0x2 = 3 ms 0x8 = 192 ms                                                                                                                                                                                                        |
|                                       |             |                               |         | 0x3 = 6 ms 0x9 = 384 ms                                                                                                                                                                                                        |
|                                       |             |                               |         | 0x4 = 12 ms 0xA = 768 ms                                                                                                                                                                                                       |
|                                       |             |                               |         | 0x5 = 24 ms 0xB–0xF = Reserved                                                                                                                                                                                                 |
|                                       | 8           | EVENTLOG1_DSP_CLK_EN          | 0       | Event Log clock control                                                                                                                                                                                                        |
|                                       |             |                               |         | 0 = Disabled                                                                                                                                                                                                                   |
|                                       |             |                               |         | 1 = Enabled                                                                                                                                                                                                                    |
|                                       |             |                               |         | If this bit is set, SYSCLK is enabled whenever the Event Lo<br>FIFO buffer is not empty—this allows the Event Log to                                                                                                           |
|                                       |             |                               |         | process events if the system clock is disabled.                                                                                                                                                                                |
|                                       | 1           | EVENTLOG1_RST                 | 0       | Event Log Reset                                                                                                                                                                                                                |
|                                       |             |                               |         | Write 1 to reset the status outputs and clear the FIFO buffer                                                                                                                                                                  |
|                                       | 0           | EVENTLOG1_EN                  | 0       | Event Log Enable                                                                                                                                                                                                               |
|                                       |             |                               |         | 0 = Disabled                                                                                                                                                                                                                   |
|                                       |             |                               |         | 1 = Enabled                                                                                                                                                                                                                    |
| R1114120 (0x110008)                   | 0           | EVENTLOG1_TIMER_SEL           | 0       | Event Log Timer Source Select                                                                                                                                                                                                  |
| EVENTLOG1_TIMER_SEL                   |             |                               |         | 0 = Timer 1                                                                                                                                                                                                                    |
|                                       |             |                               |         | 1 = Timer 2                                                                                                                                                                                                                    |
|                                       |             |                               |         | Note that the event log must be disabled when updating this field.                                                                                                                                                             |
| R1114136 (0x110018)<br>EVENTLOG1 FIFO | 3:0         | EVENTLOG1_FIFO_<br>WMARK[3:0] | 0x1     | Event Log FIFO Watermark. The watermark status output is<br>asserted when the number of FIFO locations available for ne                                                                                                        |
| CONTROL1                              |             |                               |         | events is less than or equal to the FIFO watermark.                                                                                                                                                                            |
|                                       |             |                               |         | Valid from 0 to 15.                                                                                                                                                                                                            |
| R1114140 (0x11001C)                   | 18          | EVENTLOG1_FULL                | 0       | Event Log FIFO Full Status. This bit, when set, indicates that                                                                                                                                                                 |
| EVENTLOG1_FIFO_                       |             |                               |         | the FIFO buffer is full. It is cleared when a new value is writte<br>to the FIFO read pointer, or when the event log is Reset.                                                                                                 |
| POINTER1                              | 17          | EVENTLOG1_WMARK_STS           | 0       | Event Log FIFO Watermark Status. This bit, when set,                                                                                                                                                                           |
|                                       | 17          |                               | 0       | indicates that the FIFO space available for new events to be<br>logged is less than or equal to the watermark threshold.                                                                                                       |
|                                       | 16          | EVENTLOG1_NOT_EMPTY           | 0       | Event Log FIFO Not-Empty Status. This bit, when set,<br>indicates one or more new sets of logged event data in the<br>FIFO.                                                                                                    |
|                                       | 11:8        | EVENTLOG1_FIFO_<br>WPTR[3:0]  | 0x0     | Event Log FIFO Write Pointer. Indicates the FIFO index<br>location in which the next event is logged.                                                                                                                          |
|                                       |             |                               |         | This is a read-only field.                                                                                                                                                                                                     |
|                                       | 3:0         | EVENTLOG1_FIFO_<br>RPTR[3:0]  | 0x0     | Event Log FIFO Read Pointer. Indicates the FIFO index<br>location of the first set of unread data, if any exists. For the<br>intended FIFO behavior, this field must be incremented afte<br>the respective data has been read. |

## Table 4-29. Event Logger (EVENTLOG1) Control



| Register Address     | Bit | Label              | Default | Description                 |
|----------------------|-----|--------------------|---------|-----------------------------|
| R1114176 (0x110040)  | 15  | EVENTLOG1_CH16_EN  | 0       | Event Log Channel 16 Enable |
| EVENTLOG1_CH_ENABLE1 | 10  |                    | Ū       | 0 = Disabled, 1 = Enabled   |
|                      | 14  | EVENTLOG1_CH15_EN  | 0       | Event Log Channel 15 Enable |
|                      | 17  |                    | Ū       | 0 = Disabled, 1 = Enabled   |
|                      | 13  | EVENTLOG1_CH14_EN  | 0       | Event Log Channel 14 Enable |
|                      | 10  |                    | Ũ       | 0 = Disabled, 1 = Enabled   |
|                      | 12  | EVENTLOG1 CH13 EN  | 0       | Event Log Channel 13 Enable |
|                      | •   |                    | Ū       | 0 = Disabled, 1 = Enabled   |
|                      | 11  | EVENTLOG1 CH12 EN  | 0       | Event Log Channel 12 Enable |
|                      |     |                    | Ū       | 0 = Disabled, 1 = Enabled   |
|                      | 10  | EVENTLOG1_CH11_EN  | 0       | Event Log Channel 11 Enable |
|                      | 10  |                    | Ū       | 0 = Disabled, 1 = Enabled   |
|                      | 9   | EVENTLOG1_CH10_EN  | 0       | Event Log Channel 10 Enable |
|                      | Ŭ   |                    | Ŭ       | 0 = Disabled, 1 = Enabled   |
|                      | 8   | EVENTLOG1_CH9_EN   | 0       | Event Log Channel 9 Enable  |
|                      | Ŭ   |                    | Ŭ       | 0 = Disabled, 1 = Enabled   |
|                      | 7   | EVENTLOG1 CH8 EN   | 0       | Event Log Channel 8 Enable  |
|                      |     |                    | Ŭ       | 0 = Disabled, 1 = Enabled   |
|                      | 6   | EVENTLOG1 CH7 EN   | 0       | Event Log Channel 7 Enable  |
|                      | Ŭ   |                    | Ŭ       | 0 = Disabled, 1 = Enabled   |
|                      | 5   | EVENTLOG1 CH6 EN   | 0       | Event Log Channel 6 Enable  |
|                      | Ŭ   |                    | Ŭ       | 0 = Disabled, 1 = Enabled   |
|                      | 4   | EVENTLOG1_CH5_EN   | 0       | Event Log Channel 5 Enable  |
|                      |     |                    | Ŭ       | 0 = Disabled, 1 = Enabled   |
|                      | 3   | EVENTLOG1_CH4_EN   | 0       | Event Log Channel 4 Enable  |
|                      | Ŭ   |                    | Ŭ       | 0 = Disabled, 1 = Enabled   |
|                      | 2   | EVENTLOG1_CH3_EN   | 0       | Event Log Channel 3 Enable  |
|                      | -   |                    | Ŭ       | 0 = Disabled, 1 = Enabled   |
|                      | 1   | EVENTLOG1_CH2_EN   | 0       | Event Log Channel 2 Enable  |
|                      |     |                    | Ŭ       | 0 = Disabled, 1 = Enabled   |
|                      | 0   | EVENTLOG1_CH1_EN   | 0       | Event Log Channel 1 Enable  |
|                      | Ŭ   |                    | Ŭ       | 0 = Disabled, 1 = Enabled   |
| R1114184 (0x110048)  | 15  | EVENTLOG1 CH16 STS | 0       | Event Log Channel 16 Status |
| EVENTLOG1_EVENT_     | 14  | EVENTLOG1 CH15 STS | 0       | Event Log Channel 15 Status |
| STATUS               | 13  | EVENTLOG1_CH14_STS | 0       | Event Log Channel 14 Status |
|                      | 12  | EVENTLOG1 CH13 STS | 0       | Event Log Channel 13 Status |
|                      | 11  | EVENTLOG1 CH12 STS | 0       | Event Log Channel 12 Status |
|                      | 10  | EVENTLOG1_CH11_STS | 0       | Event Log Channel 11 Status |
|                      | 9   | EVENTLOG1 CH10 STS | 0       | Event Log Channel 10 Status |
|                      | 8   | EVENTLOG1_CH9_STS  | 0       | Event Log Channel 9 Status  |
|                      | 7   | EVENTLOG1_CH8_STS  | 0       | Event Log Channel 8 Status  |
|                      | 6   | EVENTLOG1_CH7_STS  | 0       | Event Log Channel 7 Status  |
|                      | 5   | EVENTLOG1_CH6_STS  | 0       | Event Log Channel 6 Status  |
|                      | 4   | EVENTLOG1_CH5_STS  | 0       | Event Log Channel 5 Status  |
|                      | 3   | EVENTLOG1 CH4 STS  | 0       | Event Log Channel 4 Status  |
|                      | 2   | EVENTLOG1_CH3_STS  | 0       | Event Log Channel 3 Status  |
|                      | 1   | EVENTLOG1_CH2_STS  | 0       | Event Log Channel 2 Status  |
|                      | 0   | EVENTLOG1_CH1_STS  | 0       | Event Log Channel 1 Status  |
|                      | 5   |                    |         |                             |

## Table 4-29. Event Logger (EVENTLOG1) Control (Cont.)



| Register Address             | Bit  | Label                          | Default         | Description                                                                                                      |
|------------------------------|------|--------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------|
| R1114240 (0x110080)          | 15   | EVENTLOG1_CHn_DB               | 0               | Event Log Channel <i>n</i> debounce                                                                              |
| EVENTLOG1 CH1 DEFINE         |      |                                |                 | 0 = Disabled, 1 = Enabled                                                                                        |
| to                           |      |                                |                 | Note that channel must be disabled when updating this field.                                                     |
| R1114300 (0x1100BC)          | 14   | EVENTLOG1 CHn POL              | 0               | Event Log Channel <i>n</i> polarity                                                                              |
| EVENTLOG1 CH16 DEFINE        |      |                                | Ŭ               | 0 = Rising edge triggered, 1 = Falling edge triggered                                                            |
|                              |      |                                |                 | Note that channel must be disabled when updating this field.                                                     |
|                              | 13   | EVENTLOG1 CHn FILT             | 0               | Event Log Channel <i>n</i> filter                                                                                |
|                              | 15   |                                | 0               | -                                                                                                                |
|                              |      |                                |                 | 0 = Disabled, 1 = Enabled                                                                                        |
|                              |      |                                |                 | If the filter is enabled, the channel is ignored if the FIFO contains unread events of the same source/polarity. |
|                              |      |                                |                 | Note that channel must be disabled when updating this field.                                                     |
|                              | 0.0  |                                | 0,000           |                                                                                                                  |
|                              | 9:0  | EVENTLOG1_CHn_SRC[9:0]         | 0x000           | Event Log Channel <i>n</i> source <sup>1</sup>                                                                   |
|                              |      |                                |                 | Note that channel must be disabled when updating this field.                                                     |
| R1114368 (0x110100)          | 12   | EVENTLOG1_FIFO0_POL            | 0               | Event Log FIFO Index 0 polarity                                                                                  |
| EVENTLOG1_FIFO0_READ         |      |                                |                 | 0 = Rising edge, 1 = Falling edge                                                                                |
|                              | 9:0  | EVENTLOG1_FIFO0_ID[9:0]        |                 | Event Log FIFO Index 0 source <sup>1</sup>                                                                       |
| R1114372 (0x110104)          | 31:0 | EVENTLOG1_FIFO0_               |                 | Event Log FIFO Index 0 Time                                                                                      |
| EVENTLOG1_FIFO0_TIME         |      | TIME[31:0]                     | _0000           |                                                                                                                  |
| R1114376 (0x110108)          | 12   | EVENTLOG1_FIFO1_POL            | 0               | Event Log FIFO Index 1 polarity                                                                                  |
| EVENTLOG1_FIFO1_READ         |      |                                |                 | 0 = Rising edge, 1 = Falling edge                                                                                |
|                              | 9:0  | EVENTLOG1_FIFO1_ID[9:0]        | 0x000           | Event Log FIFO Index 1 source 1                                                                                  |
| R1114380 (0x11010C)          | 31:0 | EVENTLOG1 FIF01                |                 | Event Log FIFO Index 1 Time                                                                                      |
| EVENTLOG1 FIFO1 TIME         |      | TIME[31:0]                     | 0000            |                                                                                                                  |
| R1114384 (0x110110)          | 12   | EVENTLOG1 FIFO2 POL            | 0               | Event Log FIFO Index 2 polarity                                                                                  |
| EVENTLOG1 FIFO2 READ         | •=   |                                | Ŭ               | 0 = Rising edge, 1 = Falling edge                                                                                |
|                              | 9:0  | EVENTLOG1_FIFO2_ID[9:0]        | 0x000           | Event Log FIFO Index 2 source <sup>1</sup>                                                                       |
| R1114388 (0x110114)          | 31:0 | EVENTLOG1_FIF02_ID[3.0]        |                 | Event Log FIFO Index 2 Source                                                                                    |
| EVENTLOG1 FIFO2 TIME         | 31.0 | TIME[31:0]                     | _0000           | Event Log FIFO Index 2 Time                                                                                      |
| R1114392 (0x110118)          | 12   | EVENTLOG1 FIFO3 POL            | 0               | Event Log FIFO Index 3 polarity                                                                                  |
|                              | 12   |                                | 0               |                                                                                                                  |
| EVENTLOG1_FIFO3_READ         | 0.0  |                                | 0000            | 0 = Rising edge, 1 = Falling edge                                                                                |
| <b>D</b> 4444000 (0, 440440) | 9:0  | EVENTLOG1_FIFO3_ID[9:0]        |                 | Event Log FIFO Index 3 source 1                                                                                  |
| R1114396 (0x11011C)          | 31:0 | EVENTLOG1_FIFO3_<br>TIME[31:0] |                 | Event Log FIFO Index 3 Time                                                                                      |
| EVENTLOG1_FIFO3_TIME         |      |                                | _0000           |                                                                                                                  |
| R1114400 (0x110120)          | 12   | EVENTLOG1_FIFO4_POL            | 0               | Event Log FIFO Index 4 polarity                                                                                  |
| EVENTLOG1_FIFO4_READ         |      |                                |                 | 0 = Rising edge, 1 = Falling edge                                                                                |
|                              | 9:0  | EVENTLOG1_FIFO4_ID[9:0]        |                 | Event Log FIFO Index 4 source <sup>1</sup>                                                                       |
| R1114404 (0x110124)          | 31:0 | EVENTLOG1_FIFO4_               | 0x0000          | Event Log FIFO Index 4 Time                                                                                      |
| EVENTLOG1_FIFO4_TIME         |      | TIME[31:0]                     | _0000           |                                                                                                                  |
| R1114408 (0x110128)          | 12   | EVENTLOG1_FIFO5_POL            | 0               | Event Log FIFO Index 5 polarity                                                                                  |
| EVENTLOG1_FIFO5_READ         |      |                                |                 | Field description is as above.                                                                                   |
|                              | 9:0  | EVENTLOG1_FIFO5_ID[9:0]        | 0x000           | Event Log FIFO Index 5 source <sup>1</sup>                                                                       |
| R1114412 (0x11012C)          | 31:0 | EVENTLOG1_FIFO5_               | 0x0000          | Event Log FIFO Index 5 Time                                                                                      |
| EVENTLOG1 FIFO5 TIME         |      | TIME[31:0]                     | _0000           |                                                                                                                  |
| R1114416 (0x110130)          | 12   | EVENTLOG1 FIFO6 POL            | 0               | Event Log FIFO Index 6 polarity                                                                                  |
| EVENTLOG1 FIFO6 READ         |      |                                |                 | 0 = Rising edge, 1 = Falling edge                                                                                |
|                              | 9:0  | EVENTLOG1_FIFO6_ID[9:0]        | 0x000           | Event Log FIFO Index 6 source 1                                                                                  |
| R1114420 (0x110134)          | 31:0 | EVENTLOG1 FIFO6                |                 | Event Log FIFO Index 6 Time                                                                                      |
| EVENTLOG1 FIFO6 TIME         |      | TIME[31:0]                     | _0000           |                                                                                                                  |
| R1114424 (0x110138)          | 12   | EVENTLOG1 FIFO7 POL            | - 0             | Event Log FIFO Index 7 polarity                                                                                  |
| EVENTLOG1_FIF07_READ         | 14   |                                |                 | 0 = Rising edge, 1 = Falling edge                                                                                |
| LVENTEOGT_THOT_READ          | 0.0  |                                | 0,000           | Event Log FIFO Index 7 source <sup>1</sup>                                                                       |
| D1114429 (0v110120)          | 9:0  | EVENTLOG1_FIF07_ID[9:0]        |                 | Event Log FIFO Index 7 source '                                                                                  |
| R1114428 (0x11013C)          | 31:0 | EVENTLOG1_FIFO7_<br>TIME[31:0] | 0x0000<br>_0000 | Event Log FIFO Index / Time                                                                                      |
| EVENTLOG1_FIFO7_TIME         | 10   |                                |                 |                                                                                                                  |
| R1114432 (0x110140)          | 12   | EVENTLOG1_FIF08_POL            | 0               | Event Log FIFO Index 8 polarity                                                                                  |
| EVENTLOG1_FIFO8_READ         |      |                                |                 | 0 = Rising edge, 1 = Falling edge                                                                                |
|                              | 9:0  | EVENTLOG1_FIFO8_ID[9:0]        | 0x000           | Event Log FIFO Index 8 source <sup>1</sup>                                                                       |
|                              |      |                                |                 |                                                                                                                  |

## Table 4-29. Event Logger (EVENTLOG1) Control (Cont.)



| Register Address                             | Bit              | Label                                        | Default         | · · · ·                                                                          |
|----------------------------------------------|------------------|----------------------------------------------|-----------------|----------------------------------------------------------------------------------|
| Register Address<br>R1114436 (0x110144)      | <b>ы</b><br>31:0 |                                              |                 | Event Log FIFO Index 8 Time                                                      |
| EVENTLOG1 FIFO8 TIME                         | 31.0             | TIME[31:0]                                   | _0000           | Event Log FIFO Index 6 Time                                                      |
| R1114440 (0x110148)                          | 12               | EVENTLOG1 FIFO9 POL                          | 0               | Event Log FIFO Index 9 polarity                                                  |
| EVENTLOG1 FIFO9 READ                         |                  |                                              | Ũ               | 0 = Rising edge, 1 = Falling edge                                                |
|                                              | 9:0              | EVENTLOG1 FIFO9 ID[9:0]                      | 0x000           | Event Log FIFO Index 9 source 1                                                  |
| R1114444 (0x11014C)<br>EVENTLOG1_FIFO9_TIME  | 31:0             | EVENTLOG1_FIFO9_<br>TIME[31:0]               | 0x0000<br>_0000 | Event Log FIFO Index 9 Time                                                      |
| R1114448 (0x110150)                          | 12               | EVENTLOG1 FIFO10 POL                         |                 | Event Log FIFO Index 10 polarity                                                 |
| EVENTLOG1 FIFO10 READ                        |                  |                                              | Ū               | 0 = Rising edge, 1 = Falling edge                                                |
|                                              | 9:0              | EVENTLOG1_FIFO10_ID[9:0]                     | 0x000           | Event Log FIFO Index 10 source 1                                                 |
| R1114452 (0x110154)<br>EVENTLOG1_FIFO10_TIME | 31:0             | EVENTLOG1_FIFO10_<br>TIME[31:0]              | 0x0000<br>_0000 | Event Log FIFO Index 10 Time                                                     |
| R1114456 (0x110158)                          | 12               | EVENTLOG1_FIF011_POL                         | 0               | Event Log FIFO Index 11 polarity                                                 |
| EVENTLOG1_FIFO11_READ                        |                  |                                              |                 | 0 = Rising edge, 1 = Falling edge                                                |
|                                              | 9:0              | EVENTLOG1_FIFO11_ID[9:0]                     |                 | Event Log FIFO Index 11 source <sup>1</sup>                                      |
| R1114460 (0x11015C)                          | 31:0             | EVENTLOG1_FIFO11_                            |                 | Event Log FIFO Index 11 Time                                                     |
| EVENTLOG1_FIFO11_TIME                        |                  | TIME[31:0]                                   | _0000           |                                                                                  |
| R1114464 (0x110160)                          | 12               | EVENTLOG1_FIFO12_POL                         | 0               | Event Log FIFO Index 12 polarity                                                 |
| EVENTLOG1_FIFO12_READ                        |                  |                                              |                 | 0 = Rising edge, 1 = Falling edge                                                |
|                                              |                  | EVENTLOG1_FIFO12_ID[9:0]                     |                 | Event Log FIFO Index 12 source <sup>1</sup>                                      |
| R1114468 (0x110164)                          | 31:0             | EVENTLOG1_FIF012_                            |                 | Event Log FIFO Index 12 Time                                                     |
| EVENTLOG1_FIF012_TIME                        |                  | TIME[31:0]                                   | _0000           |                                                                                  |
| R1114472 (0x110168)                          | 12               | EVENTLOG1_FIFO13_POL                         | 0               | Event Log FIFO Index 13 polarity                                                 |
| EVENTLOG1_FIFO13_READ                        |                  |                                              |                 | 0 = Rising edge, 1 = Falling edge                                                |
|                                              | 9:0              | EVENTLOG1_FIFO13_ID[9:0]                     |                 | Event Log FIFO Index 13 source <sup>1</sup>                                      |
| R1114476 (0x11016C)                          | 31:0             | EVENTLOG1_FIFO13_<br>TIME[31:0]              |                 | Event Log FIFO Index 13 Time                                                     |
| EVENTLOG1_FIFO13_TIME                        | 10               |                                              | _0000           |                                                                                  |
| R1114480 (0x110170)                          | 12               | EVENTLOG1_FIFO14_POL                         | 0               | Event Log FIFO Index 14 polarity                                                 |
| EVENTLOG1_FIFO14_READ                        | 0.0              |                                              | 0.000           | 0 = Rising edge, 1 = Falling edge                                                |
|                                              | 9:0              | EVENTLOG1_FIFO14_ID[9:0]                     |                 | Event Log FIFO Index 14 source <sup>1</sup>                                      |
| R1114484 (0x110174)                          | 31:0             | EVENTLOG1_FIFO14_<br>TIME[31:0]              | 0x0000<br>_0000 | Event Log FIFO Index 14 Time                                                     |
| EVENTLOG1_FIFO14_TIME                        | 10               | EVENTLOG1 FIFO15 POL                         | _0000           | Event Log FIFO Index 15 polarity                                                 |
| R1114488 (0x110178)                          | 12               |                                              | U               | 5                                                                                |
| EVENTLOG1_FIFO15_READ                        | 9:0              |                                              | 0x000           | 0 = Rising edge, 1 = Falling edge<br>Event Log FIFO Index 15 source <sup>1</sup> |
| R1114492 (0x11017C)                          | 9:0<br>31:0      | EVENTLOG1_FIFO15_ID[9:0]<br>EVENTLOG1_FIFO15 |                 | Event Log FIFO Index 15 source                                                   |
| EVENTLOG1_FIFO15_TIME                        | 31:0             | TIME[31:0]                                   | _0000           | Event Log FIFO Index 15 Time                                                     |

#### Table 4-29. Event Logger (EVENTLOG1) Control (Cont.)

1.See Table 4-30 for valid channel source selections

#### 4.5.1.8 Event Logger Input Sources

A list of the valid input sources for the event logger is provided in Table 4-30.

| ID    | Description                     |
|-------|---------------------------------|
| 0x007 | Boot done                       |
| 0x018 | FLL1 lock                       |
| 0x08C | Input signal path signal detect |
| 0x090 | Ultrasonic 1 signal detect      |
| 0x092 | Ultrasonic 2 signal detect      |
| 0x108 | GPIO1                           |
| 0x10A | GPIO2                           |
| 0x10C | GPIO3                           |
| 0x10E | GPIO4                           |
| 0x110 | GPIO5                           |
| 0x112 | GPIO6                           |

#### Table 4-30. Event Logger Input Sources

| ID    | Description                 |
|-------|-----------------------------|
| 0x230 | Alarm 1 Channel 1           |
| 0x231 | Alarm 1 Channel 2           |
| 0x232 | Alarm 1 Channel 3           |
| 0x233 | Alarm 1 Channel 4           |
| 0x250 | Timer 1                     |
| 0x251 | Timer 2                     |
| 0x2E9 | DSP1 non-maskable interrupt |
| 0x2EA | DSP1 AHB slave error        |
| 0x2EB | DSP1 AHB master error       |
| 0x2EC | DSP1 IHB master error       |
| 0x2ED | DSP1 profiler Out 0 done    |

| ID    | Description                   |
|-------|-------------------------------|
| 0x2FD | DSP1 FIR Filter 1 done        |
| 0x2FE | DSP1 FIR Filter 2 done        |
| 0x2FF | DSP1 FIR Filter 3 done        |
| 0x300 | DSP1 FIR Filter 4 done        |
| 0x301 | DSP1 FIR Filter 5 done        |
| 0x302 | DSP1 FIR Filter 6 done        |
| 0x303 | DSP1 FIR Filter 7 done        |
| 0x355 | DSP1 LMS coefficient overflow |
| 0x356 | DSP1 LMS done                 |
| 0x357 | DSP1 LMS 0 done               |
| 0x358 | DSP1 LMS 1 done               |



| ID    | Description           |     |
|-------|-----------------------|-----|
|       | GPIO7                 | (   |
| 0x116 | GPIO8                 | (   |
|       | Event Log 1 full      | (   |
|       | Event Log 1 watermark | (   |
| 0x1E0 | SPI2 done             | (   |
|       | SPI2 overclocked      | (   |
|       | SPI2 block            | (   |
| 0x1E3 | SPI2 stalling         | 1 – |

#### Table 4-30. Event Logger Input Sources (Cont.)

| ID    | Description                       |
|-------|-----------------------------------|
| 0x2EE | DSP1 profiler Out 1 done          |
| 0x2F5 | DSP1 watchdog expire              |
|       | DSP1 memory protection unit error |
|       | DSP1 trace buffer stack error     |
|       | DSP1 FIR error                    |
|       | DSP1 FIR done                     |
| 0x2FC | DSP1 FIR Filter 0 done            |

| ID    | Description         |
|-------|---------------------|
| 0x359 | DSP1 LMS 2 done     |
| 0x35A | DSP1 LMS 3 done     |
|       | DSP1 LMS 4 done     |
|       | DSP1 GP Interrupt 0 |
| 0x370 | DSP1 GP Interrupt 1 |
|       | DSP1 GP Interrupt 2 |
| 0x372 | DSP1 GP Interrupt 3 |

## 4.5.2 Alarm Generator

The CS48L32 alarm-generator circuit is associated with the general-purpose timers. It can be used to generate interrupt events according to the count value of the timer. The alarm interrupts can be either one-off events, or can be configured for cyclic (repeated) triggers. One alarm generator is provided, supporting up to four outputs.

### 4.5.2.1 Alarm Control

An alarm is enabled by writing 1 to the ALM1\_CHx\_START bit (where *x* identifies the channel number, 1–4). An alarm is disabled by writing 1 to ALM1\_CHx\_STOP.

The alarm status is indicated using ALM1\_CHx\_STS. Note that this indicates the status of the alarm-generator function only—it does not provide indication of an alarm event.

The timer (and time-stamp source) associated with each alarm generator is selected using ALM1\_TIMER\_SRC. Note that all ALM1 channels must be stopped (ALM1\_CHx\_STS = 0) when updating the timer source. See Section 4.5.3 for details of the general-purpose timers.

The operating mode of each alarm channel is configured using ALM1\_CH*x*\_TRIG\_MODE. In each case, the alarm events are controlled by the alarm-trigger value, ALM1\_CH*x*\_TRIG\_VAL.

- In Absolute Mode, the alarm output is triggered when the timer count value is equal to the alarm trigger value.
- In Relative Mode, the alarm output is triggered when the timer count value has incremented by a number equal to the alarm trigger value—this mode counts the number of clock cycles after the ALM1\_CHx\_START bit is written.
- In Combination Mode, the alarm output is initially triggered as described for the Absolute Mode; the alarm then operates as described for the Relative Mode.

When the alarm output is triggered, an output signal is asserted for the respective alarm. The alarm output can be used to trigger an interrupt event or to generate an external signal via a GPIO pin, as described in Section 4.5.2.2.

The ALM1\_CHx\_CONT bit configures the alarm channel for once-only event or for continuous/repeated operation.

If an alarm channel is enabled and an update is written to ALM1\_CHx\_TRIG\_VAL or ALM1\_CHx\_PULSE\_DUR, the new value is loaded into the respective control register, but does not reconfigure the alarm immediately. If the ALM1\_CHx\_UPD bit is set, the alarm-trigger and pulse-duration values are updated when the alarm is next triggered. The alarm-trigger and pulse-duration settings can also be updated by writing 1 to ALM1\_CHx\_START.

Note that, if an alarm channel is enabled, the general-purpose timer associated with that alarm must be configured for continuous, count-up operation. The applicable TIMER*n*\_MAX\_COUNT value must be greater than the ALM1\_CH*x*\_TRIG\_VAL setting.

#### 4.5.2.2 Interrupts and GPIO Output

The alarm generator provides input to the interrupt control circuit and can be used to trigger an interrupt event when the alarm-trigger conditions are met. An interrupt event is triggered on the rising edge of the alarm output signal. See Section 4.9 for details of the CS48L32 interrupt controller.



The alarm can generate an output via a GPIO pin to provide an external indication of the alarm events. When the alarm output is triggered, the respective GPIO output is asserted for a duration that is configured using ALM1\_CHx\_PULSE\_DUR. See Section 4.10 to configure a GPIO pin for this function.

### 4.5.2.3 Alarm Control Registers

The alarm control registers are described in Table 4-31.

| Table 4-31. Ala | rm (ALMn) Control |
|-----------------|-------------------|
|-----------------|-------------------|

| base address + 0x24         15         ALMn_CH1_UPD         0         Channel 1 must be disabled (ALMn_CH1_UPD is set, the ALMn_CH1_<br>TRIG_VAL.         10 = Combination Mode: Alarm is initially triggered as described for<br>Absolute Mode; the alarm then operates as described for Relative Mode.           ALMn_CTRL1         15         ALMn_CH1_UPD         0         Channel 1 must be disabled (ALMn_CH1_STS = 0) when updating this<br>field.           base address + 0x24         15         ALMn_CH1_UPD         0         Channel 1 update control—Write 1 to indicate a new trigger value or pulse<br>duration is ready to be applied.           If Channel 1 is enabled and ALMn_CH1_UPD is set, the ALMn_CH1_<br>TRIG_VAL and ALMn_CH1_PULSE_DUR settings are updated when the<br>alarm is next triggered or by writing 1 to ALMn_CH1_START.         If Channel 1 is disabled, the ALMn_CH1_PULSE_DUR settings are<br>updated immediately when writing to the respective fields.           4         ALMn_CH1_STOP         —         Channel 1 stop control—Write 1 to disable Channel 1           base address + 0x28         31:0         ALMn_CH1_TRIG_<br>VAL1         0x0000_<br>O000         Channel 1 alarm trigger value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Register Address                           | Bit  | Label           | Default | Description                                                                                                                                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------|-----------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| ALMn_TIMER       0 = Timer 1         base address + 0x20       4       ALMn_CH1_CONT       0         ALMn_CONFIG1       4       ALMn_CH1_CONT       0       Channel 1 continuous mode select         0 = Single mode       1 = Continuous mode       0 = Single mode       1 = Continuous mode         Channel 1 must be disabled (ALMn_CH1_STS = 0) when updating this field.       1:0       ALMn_CH1_TRIG_       00         MODE[1:0]       00       Annel 1 rigger mode select       00 = Absolute Mode: Alarm is triggered when the count value of the time source is equal to ALMn_CH1_TRIG_VAL.         01 = Relative Mode: Alarm is triggered when the count value has incremented by a number equal to ALMn_CH1_TRIG_VAL.       10 = Combination Mode: Alarm is initially triggered as described for Absolute Mode: Alarm is initially triggered as described for Absolute Mode: Alarm is initially triggered as described for Absolute Mode: Alarm is initially triggered as described for Absolute Mode: Alarm is initially triggered as described for Absolute Mode: Alarm is initially triggered as described for Absolute Mode: Alarm is initially triggered as described for Absolute Mode: Alarm is triggered when the operates as described for Absolute Mode: Alarm is triggered as described for Absolute or puls duration is ready to be applied.         ALMn_CTTL1       4       ALMn_CH1_UPD       0       Channel 1 is dtabled and ALMn_CH1_UPD is settings are updated when the alarm is next triggered or by writing 1 to ALMn_CH1_START.         ALMn_CH1_STOP       —       Channel 1 star control—Write 1 to disable Chann                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Alarm 1 Base Address = R1130496 (0x114000) |      |                 |         |                                                                                                                                               |
| Image: Section of the sectio | base address                               | 0    | ALMn_TIMER_SRC  | 0       | Alarm block ALM <i>n</i> timer source select                                                                                                  |
| All ALMn channels must be disabled when updating this register.           base address + 0x20         4         ALMn_CH1_CONT         0         Channel 1 continuous mode select           ALMn_CONFIG1         4         ALMn_CH1_CONT         0         Channel 1 continuous mode           1         0         ALMn_CH1_CONT         0         Channel 1 continuous mode           1         0         ALMn_CH1_TRIG_         00         Channel 1 trigger mode select           0         0         Absolute Mode: Alarm is triggered when the count value of the time source is equal to ALMn_CH1_TRIG_VAL.         01 = Relative Mode: Alarm is initially triggered as described for Absolute Mode; the alarm then operates as described for Absolute Mode; the alarm then operates as described for Relative Mode.           base address + 0x24         15         ALMn_CH1_UPD         0         Channel 1 update control—Write 1 to indicate a new trigger value or puls duration is ready to be applied.           ALMn_CTRL1         1         ALMn_CH1_STRT         If Channel 1 is disabled, the ALMn_CH1_UPD bit has no effect, and the ALMn_CH1_PULSE_DUR settings are updated when the alarm is next triggered or by writing 1 to ALMn_CH1_STRT.           4         ALMn_CH1_STRT         —         Channel 1 stop control—Write 1 to disable Channel 1           base address + 0x28         31:0         ALMn_CH1_TRIG_0         0x0000_C           4         ALMn_CH1_STRT         —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ALM <i>n</i> _TIMER                        |      |                 |         | 0 = Timer 1                                                                                                                                   |
| base address + 0x20       4       ALMn_CH1_CONT       0       Channel 1 continuous mode select         ALMn_CONFIG1       1       ALMn_CH1_CONT       0       Channel 1 continuous mode         1       ALMn_CH1_TRIG_       00       Channel 1 must be disabled (ALMn_CH1_STS = 0) when updating this field.         1:0       ALMn_CH1_TRIG_       00       Channel 1 trigger mode select         00 = Absolute Mode: Alarm is triggered when the count value of the time source is equal to ALMn_CH1_TRIG_VAL.       01 = Relative Mode: Alarm is triggered when the count value has incremented by a number equal to ALMn_CH1_TRIG_VAL.         10 = Combination Mode: Alarm is initially triggered as described for Absolute Mode: the alarm then operates as described for Relative Mode.         ALMn_CTRL1       15       ALMn_CH1_UPD       0       Channel 1 update control—Write 1 to indicate a new trigger value or pulse duration is ready to be applied.         II Channel 1       If Channel 1 update control—Write 1 to indicate a new trigger value or pulse duration is ready to be applied.       If Channel 1 update control—Write 1 to indicate a new trigger value or pulse duration is ready to be applied.         II Channel 1       If Channel 1       Channel 1 update control—Write 1 to indicate a new trigger value or pulse duration is ready to be applied.         II Channel 1       If Channel 1       Channel 1       Channel 1         II Channel 1       Channel 1       Channel 1       Channel 1 </td <td></td> <td></td> <td></td> <td></td> <td>1 = Timer 2</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                            |      |                 |         | 1 = Timer 2                                                                                                                                   |
| ALMn_CONFIG1       0 = Single mode         1 = Continuous mode<br>Channel 1 must be disabled (ALMn_CH1_STS = 0) when updating this<br>field.         1:0       ALMn_CH1_TRIG_<br>MODE[1:0]       00       Channel 1 trigger mode select<br>00 = Absolute Mode: Alarm is triggered when the count value of the time<br>source is equal to ALMn_CH1_TRIG_VAL.<br>01 = Relative Mode: Alarm is triggered when the count value has<br>incremented by a number equal to ALMn_CH1_TRIG_VAL.<br>01 = Relative Mode: Alarm is initially triggered as described for<br>Absolute Mode: Haarm then operates as described for Relative Mode.<br>11 = Reserved<br>Channel 1 must be disabled (ALMn_CH1_STS = 0) when updating this<br>field.         base address + 0x24<br>ALMn_CTRL1       15       ALMn_CH1_UPD       0       Channel 1 update control—Write 1 to indicate a new trigger value or pulse<br>duration is ready to be applied.<br>If Channel 1 is enabled and ALMn_CH1_UPD is set, the ALMn_CH1_<br>TRIG_VAL and ALMn_CH1_PULSE_DUR settings are updated when the<br>alarm is next triggered or by writing 1 to ALMn_CH1_START.<br>If Channel 1 is disabled, the ALMn_CH1_DD bit has no effect, and the<br>ALMn_CH1_TRIG_VAL and ALMn_CH1_PULSE_DUR settings are<br>updated immediately when writing to the respective fields.         4       ALMn_CH1_START       Channel 1 stop control—Write 1 to disable channel 1         0       ALMn_CH1_TRIG_VAL       0         4       ALMn_CH1_TRIG_VAL       0x0000_<br>VAL[31:0]       Ox0000_<br>0000       Channel 1 alarm output pulse duration<br>0000         base address + 0x28<br>ALMn_TRIG_VAL1       31:0       ALMn_CH1_TRIG_<br>VAL[31:0]       Ox0000_<br>Ox000       Channel 1 alarm output pulse duration<br>0000       Chann                                                                                                                                                                                                                                                                                                           |                                            |      |                 |         | All ALM <i>n</i> channels must be disabled when updating this register.                                                                       |
| 1 = Continuous mode<br>Channel 1 must be disabled (ALMn_CH1_STS = 0) when updating this<br>field.           1:0         ALMn_CH1_TRIG_<br>MODE[1:0]         00         Channel 1 trigger mode select<br>00 = Absolute Mode: Alarm is triggered when the count value of the time<br>source is equal to ALMn_CH1_TRIG_VAL.<br>01 = Relative Mode: Alarm is triggered as described for<br>Absolute Mode: the alarm then operates as described for Relative Mode.<br>11 = Reserved<br>Channel 1 must be disabled (ALMn_CH1_TRIG_VAL.<br>10 = Combination Mode: Healarm then operates as described for Relative Mode.<br>11 = Reserved<br>Channel 1 must be disabled (ALMn_CH1_STS = 0) when updating this<br>field.           base address + 0x24<br>ALMn_CTRL1         15         ALMn_CH1_UPD         0         Channel 1 must be disabled (ALMn_CH1_UPD is set, the ALMn_CH1_<br>TRIG_VAL and ALMn_CH1_UPD is the no effect, and the<br>ALMn_CH1_STAPT           4         ALMn_CH1_STOP         —         Channel 1 signabled, the ALMn_CH1_UPD is the set offeds.           4         ALMn_CH1_STAPT         —         Channel 1 start control—Write 1 to disable Channel 1           base address + 0x28<br>ALMn_TRIG_VAL1         31:0         ALMn_CH1_TRIG_0x0000_<br>VAL[31:0]         Ox0000_<br>00000         Channel 1 alarm output pulse duration<br>ponto                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | base address + 0x20                        | 4    | ALMn_CH1_CONT   | 0       | Channel 1 continuous mode select                                                                                                              |
| Image: Second  | ALMn_CONFIG1                               |      |                 |         | 0 = Single mode                                                                                                                               |
| field.         field.           1:0         ALMn_CH1_TRIG_<br>MODE[1:0]         00         Channel 1 trigger mode select<br>00 = Absolute Mode: Alarm is triggered when the count value of the time<br>source is equal to ALMn_CH1_TRIG_VAL.<br>01 = Relative Mode: Alarm is triggered when the count value has<br>incremented by a number equal to ALMn_CH1_TRIG_VAL.<br>10 = Combination Mode: Alarm is initially triggered as described for<br>Absolute Mode; the alarm then operates as described for Relative Mode.<br>11 = Reserved<br>Channel 1 must be disabled (ALMn_CH1_STS = 0) when updating this<br>field.           base address + 0x24<br>ALMn_CTRL1         15         ALMn_CH1_UPD         0         Channel 1 update control—Write 1 to indicate a new trigger value or puls<br>duration is ready to be applied.<br>If Channel 1 is enabled and ALMn_CH1_UPD is set, the ALMn_CH1_<br>TRIG_VAL and ALMn_CH1_UPD is set, the ALMn_CH1_<br>TRIG_VAL and ALMn_CH1_UPD bit has no effect, and the<br>ALMn_CH1_TRIG_VAL and ALMn_CH1_UPD bit has no effect, and the<br>ALMn_CH1_START           4         ALMn_CH1_START         Channel 1 stop control—Write 1 to enable or restart Channel 1           base address + 0x28<br>ALMn_TRIG_VAL1         31:0         ALMn_CH1_TRIG_<br>VAL[31:0]         0x0000_<br>0000         Channel 1 alarm trigger value           base address + 0x28<br>ALMn_TRIG_VAL1         31:0         ALMn_CH1_TRIG_<br>VAL[31:0]         0x0000_<br>0000         Channel 1 alarm output pulse duration<br>Configures the duration of the GPIO alarm output indication. The pulse                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                            |      |                 |         | 1 = Continuous mode                                                                                                                           |
| MODE[1:0]         00 = Absolute Mode: Alarm is triggered when the count value of the time source is equal to ALMn_CH1_TRIG_VAL.           01 = Relative Mode: Alarm is triggered when the count value has incremented by a number equal to ALMn_CH1_TRIG_VAL.         01 = Combination Mode: Alarm is initially triggered as described for Absolute Mode; the alarm then operates as described for Relative Mode.           base address + 0x24         15         ALMn_CH1_UPD         0         Channel 1 must be disabled (ALMn_CH1_STS = 0) when updating this field.           LMMn_CTRL1         15         ALMn_CH1_UPD         0         Channel 1 update control—Write 1 to indicate a new trigger value or pulse duration is ready to be applied.           If Channel 1 is disabled, the ALMn_CH1_UPD is set, the ALMn_CH1_         0         Channel 1 is disabled, the ALMn_CH1_UPD is set, the ALMn_CH1_           4         ALMn_CH1_STOP         —         Channel 1 is disabled, the ALMn_CH1_UPD is the as one flect, and the ALMn_CH1_TRIG_VAL and ALMn_CH1_UPD bit has no effect, and the ALMn_CH1_START.           base address + 0x28         31:0         ALMn_CH1_TRIG_         Ox0000_O         Channel 1 start control—Write 1 to disable Channel 1           base address + 0x28         31:0         ALMn_CH1_TRIG_VAL         Ox0000_O         Channel 1 alarm output pulse duration           base address + 0x28         31:0         ALMn_CH1_TRIG_VAL         Ox0000_O         Channel 1 alarm output pulse duration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                            |      |                 |         |                                                                                                                                               |
| source is equal to ALMn_CH1_TRIG_VAL.         01 = Relative Mode: Alarm is triggered when the count value has incremented by a number equal to ALMn_CH1_TRIG_VAL.         10 = Combination Mode: Alarm is initially triggered as described for Absolute Mode; the alarm then operates as described for Relative Mode.         11 = Reserved         Channel 1 must be disabled (ALMn_CH1_STS = 0) when updating this field.         base address + 0x24       15         ALMn_CH1_UPD       0         Channel 1 update control—Write 1 to indicate a new trigger value or pulse duration is ready to be applied.         If Channel 1 is enabled and ALMn_CH1_UPD is set, the ALMn_CH1_         TRIG_VAL         4         ALMn_CH1_STOP         -         4         ALMn_CH1_START         -         0         ALMn_TRIG_VAL1         base address + 0x28         31:0         ALMn_CH1_TRIG_00x000_         Ox0000_         Channel 1 start control—Write 1 to isable channel 1         base address + 0x22         31:0       ALMn_CH1_TRIG_00x000_       Channel 1 alarm trigger value         Ox0000_       Channel 1 alarm output pulse duration         Ox0000_       Channel 1 alarm output pulse duration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                            | 1:0  |                 | 00      | Channel 1 trigger mode select                                                                                                                 |
| base address + 0x24       15       ALMn_CH1_UPD       0       Channel 1 update control—Write 1 to indicate a new trigger value or pulse duration is ready to be applied.         If Channel 1       is alarm is initially triggered as described for Absolute Mode; the alarm then operates as described for Relative Mode.         ALMn_CTRL1       15       ALMn_CH1_UPD       0       Channel 1 update control—Write 1 to indicate a new trigger value or pulse duration is ready to be applied.         If Channel 1 is enabled and ALMn_CH1_UPD is set, the ALMn_CH1_       16       Channel 1 is enabled and ALMn_CH1_UPD is set, the ALMn_CH1_         If Channel 1 is onabled and ALMn_CH1_UPD is a control—Write 1 to indicate a new trigger value or pulse duration is ready to be applied.       If Channel 1 is disabled, the ALMn_CH1_UPD is set, the ALMn_CH1_         If Channel 1 is disabled, the ALMn_CH1_UPD is that no effect, and the ALMn_CH1_TRIG_VAL and ALMn_CH1_PULSE_DUR settings are updated when the alarm is next triggered or by writing 1 to ALMn_CH1_START.         If Channel 1 is disabled, the ALMn_CH1_PULSE_DUR settings are updated immediately when writing to the respective fields.         4       ALMn_CH1_START       —       Channel 1 stop control—Write 1 to disable Channel 1         0       ALMn_CH1_START       —       Channel 1 start control—Write 1 to enable or restart Channel 1         0       ALMn_CH1_START       —       Channel 1 alarm trigger value         ALMn_TRIG_VAL1       VAL[31:0]       00000       Channel 1 alarm trig                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                            |      | MODE[1:0]       |         | 00 = Absolute Mode: Alarm is triggered when the count value of the timer source is equal to ALM <i>n</i> _CH1_TRIG_VAL.                       |
| Absolute Mode; the alarm then operates as described for Relative Mode.         11 = Reserved         Channel 1 must be disabled (ALMn_CH1_STS = 0) when updating this field.         base address + 0x24         ALMn_CTRL1         15       ALMn_CH1_UPD         0       Channel 1 update control—Write 1 to indicate a new trigger value or pulse duration is ready to be applied.         If Channel 1 is enabled and ALMn_CH1_UPD is set, the ALMn_CH1_TRIG_VAL and ALMn_CH1_PULSE_DUR settings are updated when the alarm is next triggered or by writing 1 to ALMn_CH1_START.         If Channel 1 is disabled, the ALMn_CH1_UPD bit has no effect, and the ALMn_CH1_TRIG_VAL and ALMn_CH1_PULSE_DUR settings are updated immediately when writing to the respective fields.         4       ALMn_CH1_START       —         base address + 0x28       31:0       ALMn_CH1_TRIG_VAL1         base address + 0x2C       31:0       ALMn_CH1_         ALMn_TRIG_VAL1       0x0000_VAL[31:0]       0x0000_V000         Channel 1 alarm output pulse duration       Configures the duration of the GPIO alarm output indication. The pulse                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                            |      |                 |         |                                                                                                                                               |
| base address + 0x24       15       ALMn_CH1_UPD       0       Channel 1 must be disabled (ALMn_CH1_STS = 0) when updating this field.         ALMn_CTRL1       15       ALMn_CH1_UPD       0       Channel 1 update control—Write 1 to indicate a new trigger value or pulse duration is ready to be applied.         If Channel 1 is enabled and ALMn_CH1_UPD is set, the ALMn_CH1_       If Channel 1 is enabled and ALMn_CH1_UPD is set, the ALMn_CH1_         TRIG_VAL and ALMn_CH1_PULSE_DUR settings are updated when the alarm is next triggered or by writing 1 to ALMn_CH1_START.       If Channel 1 is disabled, the ALMn_CH1_UPD bit has no effect, and the ALMn_CH1_TRIG_VAL and ALMn_CH1_TRIG_VAL and ALMn_CH1_PULSE_DUR settings are updated immediately when writing to the respective fields.         4       ALMn_CH1_STOP       —       Channel 1 stop control—Write 1 to disable Channel 1         0       ALMn_CH1_START       —       Channel 1 stop control—Write 1 to disable Channel 1         base address + 0x28       31:0       ALMn_CH1_TRIG_0       0x0000_0000       Channel 1 alarm trigger value         base address + 0x2C       31:0       ALMn_CH1_       0x0000_0       Channel 1 alarm output pulse duration         configures the duration of the GPIO alarm output indication. The pulse       0x0000_0       Channel 1 alarm trigger stress of the GPIO alarm output indication. The pulse                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                            |      |                 |         | 10 = Combination Mode: Alarm is initially triggered as described for Absolute Mode; the alarm then operates as described for Relative Mode.   |
| initial       initial       initial       initial         initial       initial       initial       initial       initial       initial         initial       initial       initial       initial       initial       initial       initial         initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       initial       ini                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                            |      |                 |         | 11 = Reserved                                                                                                                                 |
| ALMn_CTRL1       duration is ready to be applied.         If Channel 1 is enabled and ALMn_CH1_UPD is set, the ALMn_CH1_<br>TRIG_VAL and ALMn_CH1_PULSE_DUR settings are updated when the alarm is next triggered or by writing 1 to ALMn_CH1_START.         If Channel 1 is disabled, the ALMn_CH1_UPD bit has no effect, and the ALMn_CH1_TRIG_VAL and ALMn_CH1_PULSE_DUR settings are updated immediately when writing to the respective fields.         4       ALMn_CH1_STOP       —       Channel 1 stop control—Write 1 to disable Channel 1         0       ALMn_CH1_START       —       Channel 1 start control—Write 1 to enable or restart Channel 1         base address + 0x28       31:0       ALMn_CH1_TRIG_       0x0000_0000       Channel 1 alarm trigger value         base address + 0x2C       31:0       ALMn_CH1_       0x0000_0000       Channel 1 alarm output pulse duration         pulse_DUR1       01:0       ALMn_CH1_       0x0000_0000       Channel 1 alarm output pulse duration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                            |      |                 |         |                                                                                                                                               |
| Image: Construct on the set of the          |                                            | 15   | ALMn_CH1_UPD    | 0       | Channel 1 update control—Write 1 to indicate a new trigger value or pulse duration is ready to be applied.                                    |
| ALMn_CH1_TRIG_VAL and ALMn_CH1_PULSE_DUR settings are updated immediately when writing to the respective fields.         4       ALMn_CH1_STOP       —       Channel 1 stop control—Write 1 to disable Channel 1         0       ALMn_CH1_START       —       Channel 1 stop control—Write 1 to enable or restart Channel 1         base address + 0x28       31:0       ALMn_CH1_TRIG_       0x0000_       Channel 1 alarm trigger value         base address + 0x2C       31:0       ALMn_CH1_       0x0000_       Channel 1 alarm output pulse duration         base address + 0x2C       31:0       ALMn_CH1_       0x0000_       Channel 1 alarm output pulse duration         configures the duration of the GPIO alarm output indication. The pulse       0000       0000       Configures the duration of the GPIO alarm output indication. The pulse                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                            |      |                 |         | TRIG_VAL and ALM <i>n</i> _CH1_PULSE_DUR settings are updated when the                                                                        |
| 0         ALMn_CH1_START         —         Channel 1 start control—Write 1 to enable or restart Channel 1           base address + 0x28         31:0         ALMn_CH1_TRIG_         0x0000_         Channel 1 alarm trigger value           ALMn_TRIG_VAL1         VAL[31:0]         0000         Channel 1 alarm trigger value           base address + 0x2C         31:0         ALMn_CH1_         0x0000_         Channel 1 alarm output pulse duration           base address + 0x2C         ALMn_CH1_         0x0000_         Channel 1 alarm output pulse duration           ALMn_PULSE_DUR1         PULSE_DUR[31:0]         0000         Configures the duration of the GPIO alarm output indication. The pulse                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                            |      |                 |         | ALMn_CH1_TRIG_VAL and ALMn_CH1_PULSE_DUR settings are                                                                                         |
| base address + 0x28       31:0       ALMn_CH1_TRIG_       0x0000_       Channel 1 alarm trigger value         ALMn_TRIG_VAL1       VAL[31:0]       0000       Channel 1 alarm trigger value         base address + 0x2C       31:0       ALMn_CH1_       0x0000_       Channel 1 alarm output pulse duration         ALMn_PULSE_DUR1       0100       0000       Channel 1 alarm output pulse duration       Configures the duration of the GPIO alarm output indication. The pulse                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                            | 4    | ALMn_CH1_STOP   | _       | Channel 1 stop control—Write 1 to disable Channel 1                                                                                           |
| ALMn_TRIG_VAL1       VAL[31:0]       0000         base address + 0x2C       31:0       ALMn_CH1_       0x0000_       Channel 1 alarm output pulse duration         ALMn_PULSE_DUR1       PULSE_DUR[31:0]       0000       Configures the duration of the GPIO alarm output indication. The pulse                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                            | 0    | ALMn_CH1_START  | —       | Channel 1 start control—Write 1 to enable or restart Channel 1                                                                                |
| base address + 0x2C       31:0       ALMn_CH1_       0x0000_       Channel 1 alarm output pulse duration         ALMn_PULSE_DUR1       PULSE_DUR[31:0]       0000       Configures the duration of the GPIO alarm output indication. The pulse                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                            | 31:0 |                 |         | Channel 1 alarm trigger value                                                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | base address + 0x2C                        | 31:0 | ALMn_CH1_       | 0x0000_ | Channel 1 alarm output pulse duration                                                                                                         |
| duration is referenced to the count rate of the selected timer source.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ALMn_PULSE_DUR1                            |      | PULSE_DUR[31:0] | 0000    | Configures the duration of the GPIO alarm output indication. The pulse duration is referenced to the count rate of the selected timer source. |
| base address + 0x30 0 ALMn_CH1_STS 0 Channel 1 status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | base address + 0x30                        | 0    | ALMn_CH1_STS    | 0       | Channel 1 status                                                                                                                              |
| ALMn_STATUS1 0 = Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ALMn_STATUS1                               |      |                 |         | 0 = Disabled                                                                                                                                  |
| 1 = Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | _                                          |      |                 |         | 1 = Enabled                                                                                                                                   |



| Register Address                               | Bit  | Label                                | Default         | Description                                                                                                                                                                                                                       |
|------------------------------------------------|------|--------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| base address + 0x40                            | 4    | ALMn_CH2_CONT                        | 0               | Channel 2 continuous mode select                                                                                                                                                                                                  |
| ALMn_CONFIG2                                   |      |                                      |                 | 0 = Single mode                                                                                                                                                                                                                   |
|                                                |      |                                      |                 | 1 = Continuous mode                                                                                                                                                                                                               |
|                                                |      |                                      |                 | Channel 2 must be disabled (ALM <i>n</i> _CH2_STS = 0) when updating this field.                                                                                                                                                  |
|                                                | 1:0  | ALMn_CH2_TRIG_                       | 00              | Channel 2 trigger mode select                                                                                                                                                                                                     |
|                                                | 1.0  | MODE[1:0]                            | 00              | 00 = Absolute Mode: Alarm is triggered when the count value of the timer source is equal to ALMn_CH2_TRIG_VAL.                                                                                                                    |
|                                                |      |                                      |                 | 01 = Relative Mode: Alarm is triggered when the count value has incremented by a number equal to $ALMn$ CH2 TRIG VAL.                                                                                                             |
|                                                |      |                                      |                 | 10 = Combination Mode: Alarm is initially triggered as described for<br>Absolute Mode; the alarm then operates as described for Relative Mode.                                                                                    |
|                                                |      |                                      |                 | 11 = Reserved                                                                                                                                                                                                                     |
|                                                |      |                                      |                 | Channel 2 must be disabled (ALM <i>n</i> _CH2_STS = 0) when updating this field.                                                                                                                                                  |
| base address + 0x44<br>ALM <i>n</i> _CTRL2     | 15   | ALMn_CH2_UPD                         | 0               | Channel 2 update control—Write 1 to indicate a new trigger value or pulse duration is ready to be applied.                                                                                                                        |
|                                                |      |                                      |                 | If Channel 2 is enabled and ALM <i>n</i> _CH2_UPD is set, the ALM <i>n</i> _CH2_<br>TRIG_VAL and ALM <i>n</i> _CH2_PULSE_DUR settings are updated when the<br>alarm is next triggered or by writing 1 to ALM <i>n</i> _CH2_START. |
|                                                |      |                                      |                 | If Channel 2 is disabled, the ALM <i>n</i> _CH2_UPD bit has no effect, and the ALM <i>n</i> _CH2_TRIG_VAL and ALM <i>n</i> _CH2_PULSE_DUR settings are updated immediately when writing to the respective fields.                 |
|                                                | 4    | ALMn_CH2_STOP                        | —               | Channel 2 stop control—Write 1 to disable Channel 2                                                                                                                                                                               |
|                                                | 0    | ALMn_CH2_START                       | —               | Channel 2 start control—Write 1 to enable or restart Channel 2                                                                                                                                                                    |
| base address + 0x48<br>ALM <i>n</i> _TRIG_VAL2 | 31:0 | ALM <i>n</i> _CH2_TRIG_<br>VAL[31:0] | 0x0000_<br>0000 | Channel 2 alarm trigger value                                                                                                                                                                                                     |
| base address + 0x4C                            | 31:0 | ALMn_CH2_                            | 0x0000_         | Channel 2 alarm output pulse duration                                                                                                                                                                                             |
| ALM <i>n</i> _PULSE_DUR2                       |      | PULSE_DUR[31:0]                      | 0000            | Configures the duration of the GPIO alarm output indication. The pulse duration is referenced to the count rate of the selected timer source.                                                                                     |
| base address + 0x50                            | 0    | ALMn_CH2_STS                         | 0               | Channel 2 status                                                                                                                                                                                                                  |
| ALMn_STATUS2                                   |      |                                      |                 | 0 = Disabled<br>1 = Enabled                                                                                                                                                                                                       |
| base address + 0x60                            | 4    | ALMn_CH3_CONT                        | 0               | Channel 3 continuous mode select                                                                                                                                                                                                  |
| ALMn_CONFIG3                                   |      |                                      |                 | 0 = Single mode                                                                                                                                                                                                                   |
| _                                              |      |                                      |                 | 1 = Continuous mode                                                                                                                                                                                                               |
|                                                |      |                                      |                 | Channel 3 must be disabled (ALM <i>n</i> _CH3_STS = 0) when updating this field.                                                                                                                                                  |
|                                                | 1:0  | ALMn CH3 TRIG                        | 00              | Channel 3 trigger mode select                                                                                                                                                                                                     |
|                                                |      | MODE[1:0]                            |                 | 00 = Absolute Mode: Alarm is triggered when the count value of the timer source is equal to $ALMn_CH3_TRIG_VAL$ .                                                                                                                 |
|                                                |      |                                      |                 | 01 = Relative Mode: Alarm is triggered when the count value has incremented by a number equal to ALM <i>n</i> _CH3_TRIG_VAL.                                                                                                      |
|                                                |      |                                      |                 | 10 = Combination Mode: Alarm is initially triggered as described for Absolute Mode; the alarm then operates as described for Relative Mode.                                                                                       |
|                                                |      |                                      |                 | 11 = Reserved                                                                                                                                                                                                                     |
|                                                |      |                                      |                 | Channel 3 must be disabled (ALM $n_CH3_STS = 0$ ) when updating this field.                                                                                                                                                       |
| base address + 0x64<br>ALM <i>n</i> _CTRL3     | 15   | ALMn_CH3_UPD                         | 0               | Channel 3 update control—Write 1 to indicate a new trigger value or pulse duration is ready to be applied.                                                                                                                        |
|                                                |      |                                      |                 | If Channel 3 is enabled and ALM <i>n</i> _CH3_UPD is set, the ALM <i>n</i> _CH3_TRIG_VAL and ALM <i>n</i> _CH3_PULSE_DUR settings are updated when the alarm is next triggered or by writing 1 to ALM <i>n</i> _CH3_START.        |
|                                                |      |                                      |                 | If Channel 3 is disabled, the ALM <i>n</i> _CH3_UPD bit has no effect, and the ALM <i>n</i> _CH3_TRIG_VAL and ALM <i>n</i> _CH3_PULSE_DUR settings are updated immediately when writing to the respective fields.                 |
|                                                | 4    | ALMn_CH3_STOP                        |                 | Channel 3 stop control—Write 1 to disable Channel 3                                                                                                                                                                               |
|                                                | 0    | ALMn_CH3_START                       | —               | Channel 3 start control—Write 1 to enable or restart Channel 3                                                                                                                                                                    |
| base address + 0x68<br>ALM <i>n</i> _TRIG_VAL3 | 31:0 | ALM <i>n</i> _CH3_TRIG_<br>VAL[31:0] | 0x0000_<br>0000 | Channel 3 alarm trigger value                                                                                                                                                                                                     |
|                                                | L    |                                      |                 |                                                                                                                                                                                                                                   |

## Table 4-31. Alarm (ALMn) Control (Cont.)



| Register Address                          | Bit  | Label           | Default | Description                                                                                                                                                                                                                       |
|-------------------------------------------|------|-----------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| base address + 0x6C                       | 31:0 | ALMn_CH3_       | 0x0000_ | Channel 3 alarm output pulse duration                                                                                                                                                                                             |
| ALMn_PULSE_DUR3                           |      | PULSE_DUR[31:0] | 0000    | Configures the duration of the GPIO alarm output indication. The pulse duration is referenced to the count rate of the selected timer source.                                                                                     |
| base address + 0x70                       | 0    | ALMn_CH3_STS    | 0       | Channel 3 status                                                                                                                                                                                                                  |
| ALMn_STATUS3                              |      |                 |         | 0 = Disabled                                                                                                                                                                                                                      |
|                                           |      |                 |         | 1 = Enabled                                                                                                                                                                                                                       |
| base address + 0x80                       | 4    | ALMn_CH4_CONT   | 0       | Channel 4 continuous mode select                                                                                                                                                                                                  |
| ALMn_CONFIG4                              |      |                 |         | 0 = Single mode                                                                                                                                                                                                                   |
|                                           |      |                 |         | 1 = Continuous mode                                                                                                                                                                                                               |
|                                           |      |                 |         | Channel 4 must be disabled (ALM <i>n</i> _CH4_STS = 0) when updating this field.                                                                                                                                                  |
|                                           | 1:0  | ALMn_CH4_TRIG_  | 00      | Channel 4 trigger mode select                                                                                                                                                                                                     |
|                                           |      | MODE[1:0]       |         | 00 = Absolute Mode: Alarm is triggered when the count value of the timer source is equal to ALMn_CH4_TRIG_VAL.                                                                                                                    |
|                                           |      |                 |         | 01 = Relative Mode: Alarm is triggered when the count value has incremented by a number equal to ALM <i>n</i> _CH4_TRIG_VAL.                                                                                                      |
|                                           |      |                 |         | 10 = Combination Mode: Alarm is initially triggered as described for Absolute Mode; the alarm then operates as described for Relative Mode.                                                                                       |
|                                           |      |                 |         | 11 = Reserved                                                                                                                                                                                                                     |
|                                           |      |                 |         | Channel 4 must be disabled (ALM <i>n</i> _CH4_STS = 0) when updating this field.                                                                                                                                                  |
| base address + 0x84<br>ALM <i>n</i> CTRL4 | 15   | ALMn_CH4_UPD    | 0       | Channel 4 update control—Write 1 to indicate a new trigger value or pulse duration is ready to be applied.                                                                                                                        |
| _ *                                       |      |                 |         | If Channel 4 is enabled and ALM <i>n</i> _CH4_UPD is set, the ALM <i>n</i> _CH4_<br>TRIG_VAL and ALM <i>n</i> _CH4_PULSE_DUR settings are updated when the<br>alarm is next triggered or by writing 1 to ALM <i>n</i> _CH4_START. |
|                                           |      |                 |         | If Channel 4 is disabled, the ALM <i>n</i> _CH4_UPD bit has no effect, and the ALM <i>n</i> _CH4_TRIG_VAL and ALM <i>n</i> _CH4_PULSE_DUR settings are updated immediately when writing to the respective fields.                 |
|                                           | 4    | ALMn_CH4_STOP   | _       | Channel 4 stop control—Write 1 to disable Channel 4                                                                                                                                                                               |
|                                           | 0    | ALMn_CH4_START  | _       | Channel 4 start control—Write 1 to enable or restart Channel 4                                                                                                                                                                    |
| base address + 0x88                       | 31:0 | ALMn_CH4_TRIG_  | 0x0000_ | Channel 4 alarm trigger value                                                                                                                                                                                                     |
| ALMn_TRIG_VAL4                            |      | VAL[31:0]       | 0000    |                                                                                                                                                                                                                                   |
| base address + 0x8C                       | 31:0 | ALMn_CH4_       | 0x0000_ | Channel 4 alarm output pulse duration                                                                                                                                                                                             |
| ALM <i>n</i> _PULSE_DUR4                  |      | PULSE_DUR[31:0] | 0000    | Configures the duration of the GPIO alarm output indication. The pulse duration is referenced to the count rate of the selected timer source.                                                                                     |
| base address + 0x90                       | 0    | ALMn_CH4_STS    | 0       | Channel 4 status                                                                                                                                                                                                                  |
| ALMn_STATUS4                              |      |                 |         | 0 = Disabled                                                                                                                                                                                                                      |
|                                           |      |                 |         | 1 = Enabled                                                                                                                                                                                                                       |

#### Table 4-31. Alarm (ALMn) Control (Cont.)

## 4.5.3 General-Purpose Timer

The CS48L32 incorporates two general-purpose timers, which support a wide variety of uses. The general-purpose timers provide time-stamp data for the event logger; they also provide input to the alarm-generator circuits, enabling time-dependent interrupt events to be generated.

## 4.5.3.1 Overview

The timers allow time-stamp information to be associated with external signal detection, and other system events, enabling real-time data to be more easily integrated into user applications. The timers allow many advanced functions to be implemented with a high degree of autonomy from a host processor.

The timers can use either internal system clocks, or external clock signals, as a reference. The selected reference is scaled down, using configurable dividers, to the required clock count frequency.

### 4.5.3.2 Timer Control

The clock source for the timer is selected using TIMER *n*\_REFCLK\_SRC, (where *n* identifies the applicable timer, 1–2).



If SYSCLK is selected as the source, a lower clocking frequency can be configured using TIMER*n*\_REFCLK\_FREQ\_SEL field (if TIMER*n*\_REFCLK\_SRC = 0x8) or TIMER*n*\_DSPCLK\_FREQ\_SEL field (if TIMER*n*\_REFCLK\_SRC = 0x0). The applicable division ratio is determined automatically, assuming the SYSCLK frequency has been correctly configured as described in Section 4.8.

Note that, depending on the SYSCLK frequency and the available clock dividers, the timer reference frequency may differ from the frequency configured by TIMER*n*\_DSPCLK\_FREQ\_SEL. In most cases, the timer reference equals or exceeds the requested frequency; a lower frequency is implemented if limited by either the SYSCLK frequency or the maximum TIMER*n* clocking frequency.

If TIMER*n*\_REFCLK\_SRC > 0x0, the clock source can be further divided using TIMER*n*\_REFCLK\_DIV. Division ratios in the range 1 to 128 can be selected.

The reference frequency (after TIMER*n*\_REFCLK\_FREQ\_SEL, TIMER*n*\_DSPCLK\_FREQ\_SEL, and TIMER*n*\_REFCLK\_DIV) must be compatible with the following constraints:

- The reference frequency must be less than 12 MHz, and close to 50% duty cycle
- If SYSCLK is enabled, the reference frequency must be less than SYSCLK / 3

One final division, controlled by TIMER*n*\_PRESCALE, determines the timer count frequency. This field is valid for all clock reference sources; division ratios in the range 1 to 128 can be selected. The output from this division corresponds to the frequency at which the TIMER*n*\_COUNT field is incremented (or decremented).

The maximum count value of the timer is determined by TIMER*n*\_MAX\_COUNT. This is the final count value (if counting up), or the initial count value (if counting down). The current value of the timer counter can be read from the TIMER*n*\_CUR\_COUNT field.

The timer is started by writing 1 to TIMER $n_START$ . Note that, if the timer is already running, it restarts from its initial value. The timer is stopped by writing 1 to TIMER $n_STOP$ . The count direction (up or down) is selected using TIMER $n_DIR$ .

The TIMER*n*\_CONT bit selects whether the timer automatically restarts after the end-of-count condition has been reached. The TIMER*n*\_RUNNING\_STS bit indicates whether the timer is running, or if it has stopped.

Note that the timer should be stopped before making any changes to the timer control registers. The timer configuration should only be changed if  $TIMERn_RUNNING_STS = 0$ .

## 4.5.3.3 Interrupts and GPIO Output

The timer status is an input to the interrupt control circuit and can be used to trigger an interrupt event after the final count value is reached—see Section 4.9. Note that the interrupt does not occur immediately when the final count value is reached; the interrupt is triggered at the point when the next update to the timer count value would be due.

The timer status can be output directly on a GPIO pin as an external indication of the timer activity. See Section 4.10 to configure a GPIO pin for this function.



### 4.5.3.4 Timer Block Diagram and Control Registers

The timer block is shown in Fig. 4-28.



Figure 4-28. General-Purpose Timer



The timer control registers are described in Table 4-32.

| Register Address       | Bit    | Label                    | Default | Description                                                                                                                                              |
|------------------------|--------|--------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Timer 1 Base Address   | = R114 | 6880 (0x118000)          | 1       |                                                                                                                                                          |
| Timer 2 Base Address   | = R114 | 7136 (0x118100)          |         |                                                                                                                                                          |
| base address           | 21     | TIMERn CONT              | 0       | Timer Continuous Mode select                                                                                                                             |
| TIMERn_CONTROL         |        | —                        |         | 0 = Single mode                                                                                                                                          |
|                        |        |                          |         | 1 = Continuous mode                                                                                                                                      |
|                        |        |                          |         | Timer must be stopped (TIMER <i>n</i> _RUNNING_STS = 0) when updating this field                                                                         |
|                        | 20     | TIMERn DIR               | 0       | Timer Count Direction                                                                                                                                    |
|                        | _      | -                        | -       | 0 = Down                                                                                                                                                 |
|                        |        |                          |         | 1 = Up                                                                                                                                                   |
|                        |        |                          |         | Timer must be stopped (TIMER <i>n</i> _RUNNING_STS = 0) when updating this field                                                                         |
|                        | 18:16  | TIMERn                   | 000     | Timer Count Rate Prescale                                                                                                                                |
|                        |        | PRESCALE[2:0]            |         | 000 = Divide by 1 011 = Divide by 8 110 = Divide by 64                                                                                                   |
|                        |        |                          |         | 001 = Divide by 2 100 = Divide by 16 111 = Divide by 128                                                                                                 |
|                        |        |                          |         | 010 = Divide by 4 101 = Divide by 32                                                                                                                     |
|                        |        |                          |         | Timer must be stopped (TIMER $n_R$ UNNING_STS = 0) when updating this field                                                                              |
|                        | 14.12  | TIMERn                   | 000     | Timer Reference Clock Divide (Not valid if TIMER <i>n</i> REFCLK SRC = 0x0).                                                                             |
|                        | 17.12  | REFCLK_DIV[2:0]          | 000     | 000 = Divide by 1 $011 = Divide by 8$ $110 = Divide by 64$                                                                                               |
|                        |        |                          |         | 000 = Divide by 1         011 = Divide by 0         110 = Divide by 0           001 = Divide by 2         100 = Divide by 16         111 = Divide by 128 |
|                        |        |                          |         | 010 = Divide by 4 101 = Divide by 10 111 = Divide by 120                                                                                                 |
|                        |        |                          |         |                                                                                                                                                          |
|                        |        |                          |         | If SYSCLK is enabled, and is not selected as clock source, the output frequency from this divider must be $\leq$ SYSCLK / 3, and $\leq$ 12 MHz.          |
|                        |        |                          |         | If SYSCLK is disabled, the output of this divider is used as clock reference for the                                                                     |
|                        |        |                          |         | event logger. In this case, the divider output corresponds to the frequency of event                                                                     |
|                        |        |                          |         | logging opportunities on the respective modules.                                                                                                         |
|                        |        |                          |         | Timer must be stopped (TIMER <i>n</i> _RUNNING_STS = 0) when updating this field.                                                                        |
|                        | 10:8   |                          | 000     | Timer Reference Frequency Select (valid if TIMERn_REFCLK_SRC = 0x8)                                                                                      |
|                        |        | REFCLK_FREQ_<br>SEL[2:0] |         | 000 = 6.144 MHz (5.6448 MHz) 010 = 24.576 MHz (22.5792 MHz)                                                                                              |
|                        |        |                          |         | 001 = 12.288 MHz (11.2896 MHz) 011 = 49.152 MHz (45.1584 MHz)                                                                                            |
|                        |        |                          |         | All other codes are reserved.                                                                                                                            |
|                        |        |                          |         | The selected frequency must be less than or equal to the frequency of the source.                                                                        |
|                        |        |                          |         | Timer must be stopped (TIMER <i>n</i> _RUNNING_STS = 0) when updating this field.                                                                        |
|                        | 3:0    | TIMERn_                  | 0x0     | Timer Reference Source Select.                                                                                                                           |
|                        |        | REFCLK_                  |         | Timer must be stopped (TIMER <i>n</i> _RUNNING_STS=0) when updating this field.                                                                          |
|                        |        | SRC[3:0]                 |         | 0x0 = SYSCLK 0xC = GPIO1 All other codes are                                                                                                             |
|                        |        |                          |         | 0x1 = 32 kHz clock 0xD = GPIO2 reserved.                                                                                                                 |
|                        |        |                          |         | 0x4 = MCLK1 0xE = GPIO3                                                                                                                                  |
|                        |        |                          |         | 0x8 = SYSCLK 0xF = GPIO4                                                                                                                                 |
| base address + 0x04    | 31:0   | TIMERn_MAX_              |         | Timer Maximum Count.                                                                                                                                     |
| TIMERn_COUNT_          |        | COUNT[31:0]              | _0000   | Final count value (when counting up). Starting count value (when counting down).                                                                         |
| PRESET                 |        |                          |         | Timer must be stopped (TIMER <i>n</i> _RUNNING_STS = 0) when updating this field.                                                                        |
| base address + 0x0C    | 4      | TIMERn_STOP              | 0       | Timer Stop Control                                                                                                                                       |
| TIMERn_START_          |        |                          |         | Write 1 to stop.                                                                                                                                         |
| AND_STOP               | 0      | TIMERn_START             | 0       | Timer Start Control                                                                                                                                      |
|                        |        |                          |         | Write 1 to start.                                                                                                                                        |
|                        |        |                          |         | If the timer is already running, it restarts from its initial value.                                                                                     |
| base address + 0x10    | 0      | TIMERn                   | 0       | Timer Running Status                                                                                                                                     |
| TIMER <i>n_</i> STATUS | -      | RUNNING_STS              |         | 0 = Timer stopped                                                                                                                                        |
|                        |        | _                        |         | 1 = Timer running                                                                                                                                        |
|                        |        |                          | I       | · · · · · · · · · · · · · · · · · · ·                                                                                                                    |

## Table 4-32. General-Purpose Timer (TIMERn) Control



| Register Address                   | Bit          | Label        | Default                                         | Description                                                                                                                                                                                                                                                           |
|------------------------------------|--------------|--------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| base address + 0x14                | 31:0         |              | 0x0000                                          | Timer Current Count value                                                                                                                                                                                                                                             |
| TIMER <i>n</i> _COUNT_<br>READBACK |              | COUNT[31:0]  |                                                 |                                                                                                                                                                                                                                                                       |
| base address + 0x18                | 15:0         |              | 0x0000                                          | Timer Reference Frequency Select (valid if TIMERn_REFCLK_SRC = 0x0)                                                                                                                                                                                                   |
| TIMERn_DSP_                        |              | DSPCLK_FREQ_ |                                                 | Coded as LSB = 1/64 MHz, Valid from 5.6 MHz to 148 MHz.                                                                                                                                                                                                               |
| CLOCK_CONFIG                       |              | SEL[15:0]    |                                                 | The timer reference frequency must be less than or equal to the SYSCLK frequency. The timer reference is generated by division of SYSCLK, and may differ from the selected frequency. The timer reference frequency can be read from TIMER <i>n</i> _DSPCLK_FREQ_STS. |
|                                    |              |              |                                                 | Timer must be stopped (TIMER <i>n</i> _RUNNING_STS=0) when updating this field.                                                                                                                                                                                       |
| base address + 0x1C                | 15:0         |              | 0x0000                                          | Timer Reference Frequency (Read only)                                                                                                                                                                                                                                 |
|                                    | DSPCLK_FREQ_ |              | Only valid if TIMER <i>n_</i> REFCLK_SRC = 0x0. |                                                                                                                                                                                                                                                                       |
| CLOCK_STATUS                       |              | STS[15:0]    |                                                 | Coded as LSB = 1/64 MHz.                                                                                                                                                                                                                                              |

#### Table 4-32. General-Purpose Timer (TIMERn) Control (Cont.)

## 4.5.4 DSP GPIO

The DSP GPIO function provides an advanced I/O capability, supporting enhanced flexibility for signal-processing applications.

#### 4.5.4.1 Overview

The CS48L32 supports up to 16 GPIO pins, which can be assigned to application-specific functions. There are two dedicated GPIO pins; the remaining GPIOs are implemented as alternate functions to a pin-specific capability.

The GPIOs can be used to provide status outputs and control signals to external hardware; the supported functions include interrupt output, FLL clock output, and PWM-coded audio channels; see Section 4.10.

The GPIOs can support miscellaneous logic input and output, interfacing directly with the integrated DSP, or with the host application software. A basic level of I/O functionality is described in Section 4.10, under the configuration where  $GPn_FN = 0x001$ . The GP*n* FN field selects the functionality for the respective pin, GPIO*n*.

The DSP GPIO pins are accessed using maskable sets of I/O control registers; this allows the selected combinations of GPIOs to be controlled with ease, regardless of how the allocation of GPIO pins has been implemented in hardware. In a typical use case, one GPIO mask is defined for each DSP function; this provides a highly efficient mechanism for the DSP to independently access the respective input and output signals.

#### 4.5.4.2 DSP GPIO Control

The DSP GPIO function is selected by setting  $GPn_FN = 0x002$  for the respective GPIO pin (where *n* identifies the applicable GPIO*n* pin).

Each DSP GPIO is controlled using bits that determine the direction (input/output) and the logic state (0/1) of the pin. These bits are replicated in eight control sets; each which can determine the logic level of any DSP GPIO.

Mask bits are provided within each control set, to determine which of the control sets has control of each DSP GPIO. To avoid logic contention, a DSP GPIO output must be controlled (unmasked) in a maximum of one control set at any time.

Note that write access to the direction control bits (DSPGPn\_SETx\_DIR) and level control bits (DSPGPn\_SETx\_LVL) is only valid when the channel (DSPGPn) is unmasked in the respective control set. Writes to these fields are implemented for the unmasked DSP GPIOs, and are ignored in respect of the masked DSP GPIOs. Note that the level control bits (DSPGPn\_SETx\_LVL) provide output level control only—they cannot be used to read the status of DSP GPIO inputs.

The logic level of the unmasked DSP GPIO outputs in any control set can be configured using a single register write. Writing to the output level control registers determines the logic level of the unmasked DSP GPIOs in that set only; all other outputs are unaffected.

DSP GPIO status bits are provided, indicating the logic level of every input or output pin that is configured as a DSP GPIO. The DSPGP $n_STS$  bits also provide logic-level indication for any pin that is configured as a GPIO input, with GP $n_FN = 0x001$ .Note that there is only one set of DSP GPIO status bits.



The status bits indicate the logic level of the DSP GPIO outputs. The respective pins are driven as outputs if configured as a DSP GPIO output, and unmasked in one of the control sets. Note that a DSP GPIO continues to be driven as an output, even if the mask bit is subsequently asserted in that set. The pin only ceases to be driven if it is configured as a DSP GPIO input and is unmasked in one of the control sets, or if the pin is configured as an input under a different GP*n*\_FN field selection.

## 4.5.4.3 Common Functions to Standard GPIOs

The DSP GPIO functions are implemented alongside the standard GPIO capability, providing an alternative method of maskable I/O control for all of the GPIO pins. The DSP GPIO control bits in the register map are implemented in a manner that supports efficient read/write access for multiple GPIOs at once.

The DSP GPIO logic is shown in Fig. 4-29, which also shows the control fields relating to the standard GPIO.

The DSP GPIO function is selected by setting  $GPn_FN = 0x002$  for the respective GPIO pin. Integrated pull-up and pull-down resistors are provided on each GPIO pin, which are also valid for DSP GPIO function. A bus keeper function is supported on the GPIO pins; this is enabled using the respective pull-up and pull-down control bits. The bus keeper function holds the logic level unchanged whenever the pin is undriven (e.g., if the signal is tristated). See Table 4-49 for details of the GPIO pull-up and pull-down control bits.



#### 4.5.4.4 DSP GPIO Block Diagram and Control Registers



Figure 4-29. DSP GPIO Control



The control registers associated with the DSP GPIO are described in Table 4-33.

### Table 4-33. DSP GPIO Control

| Register Address      | Bit | Label             | Default | Description                                                        |
|-----------------------|-----|-------------------|---------|--------------------------------------------------------------------|
| R1167360 (0x11D000)   | 15  | DSPGP16_STS       | 0       | DSPGP16 Status                                                     |
| DSPGP_STATUS1         |     |                   |         | Valid for DSPGP input and output                                   |
|                       | 14  | DSPGP15_STS       | 0       | DSPGP15 Status                                                     |
|                       | 13  | DSPGP14_STS       | 0       | DSPGP14 Status                                                     |
|                       | 12  | DSPGP13_STS       | 0       | DSPGP13 Status                                                     |
|                       | 11  | DSPGP12_STS       | 0       | DSPGP12 Status                                                     |
|                       | 10  | DSPGP11_STS       | 0       | DSPGP11 Status                                                     |
|                       |     | DSPGP10_STS       | 0       | DSPGP10 Status                                                     |
|                       |     | DSPGP9_STS        | 0       | DSPGP9 Status                                                      |
|                       |     | DSPGP8_STS        | 0       | DSPGP8 Status                                                      |
|                       |     | DSPGP7_STS        | 0       | DSPGP7 Status                                                      |
|                       |     | DSPGP6_STS        | 0       | DSPGP6 Status                                                      |
|                       |     | DSPGP5_STS        | 0       | DSPGP5 Status                                                      |
|                       |     | DSPGP4_STS        | 0       | DSPGP4 Status                                                      |
|                       |     | DSPGP3_STS        | 0       | DSPGP3 Status                                                      |
|                       |     | DSPGP2_STS        | 0       | DSPGP2 Status                                                      |
|                       |     | DSPGP1_STS        | 0       | DSPGP1 Status                                                      |
| R1167424 (0x11D040)   | 15  | DSPGP16_SETn_MASK | 1       | DSP SETn GPIO16 Mask Control                                       |
| DSPGP_SET1_MASK1      |     |                   |         | 0 = Unmasked, 1 = Masked                                           |
| R1167488 (0x11D080)   |     |                   |         | A GPIO pin should be unmasked in a maximum of one SET at any time. |
| DSPGP_SET2_MASK1      |     | DSPGP15_SETn_MASK | 1       | DSP SETn GPIO15 Mask Control                                       |
| R1167552 (0x11D0C0)   |     | DSPGP14_SETn_MASK | 1       | DSP SETn GPIO14 Mask Control                                       |
| DSPGP_SET3_MASK1      |     | DSPGP13_SETn_MASK | 1       | DSP SETn GPIO13 Mask Control                                       |
| R1167616 (0x11D100)   |     | DSPGP12_SETn_MASK | 1       | DSP SETn GPIO12 Mask Control                                       |
| DSPGP_SET4_MASK1      |     | DSPGP11_SETn_MASK | 1       | DSP SETn GPIO11 Mask Control                                       |
| R1167680 (0x11D140)   |     | DSPGP10_SETn_MASK | 1       | DSP SETn GPIO10 Mask Control                                       |
| DSPGP_SET5_MASK1      |     | DSPGP9_SETn_MASK  | 1       | DSP SETn GPIO9 Mask Control                                        |
| R1167744 (0x11D180)   | 7   | DSPGP8_SETn_MASK  | 1       | DSP SETn GPIO8 Mask Control                                        |
| DSPGP_SET6_MASK1      | 6   | DSPGP7_SETn_MASK  | 1       | DSP SETn GPIO7 Mask Control                                        |
| R1167808 (0x11D1C0)   | 5   | DSPGP6_SETn_MASK  | 1       | DSP SETn GPIO6 Mask Control                                        |
| DSPGP_SET7_MASK1      | 4   | DSPGP5_SETn_MASK  | 1       | DSP SETn GPIO5 Mask Control                                        |
| R1167872 (0x11D200)   |     | DSPGP4_SETn_MASK  | 1       | DSP SETn GPIO4 Mask Control                                        |
| DSPGP_SET8_MASK1      |     | DSPGP3_SETn_MASK  | 1       | DSP SETn GPIO3 Mask Control                                        |
|                       |     | DSPGP2_SETn_MASK  | 1       | DSP SETn GPIO2 Mask Control                                        |
|                       |     | DSPGP1_SETn_MASK  | 1       | DSP SETn GPIO1 Mask Control                                        |
| R1167440 (0x11D050)   | 15  | DSPGP16_SETn_DIR  | 1       | DSP SETn GPIO16 Direction Control                                  |
| DSPGP_SET1_DIRECTION1 |     |                   |         | 0 = Output, 1 = Input                                              |
| R1167504 (0x11D090)   |     | DSPGP15_SETn_DIR  | 1       | DSP SETn GPIO15 Direction Control                                  |
| DSPGP_SET2_DIRECTION1 |     | DSPGP14_SETn_DIR  | 1       | DSP SETn GPIO14 Direction Control                                  |
| R1167568 (0x11D0D0)   |     | DSPGP13_SETn_DIR  | 1       | DSP SETn GPIO13 Direction Control                                  |
| DSPGP_SET3_DIRECTION1 |     | DSPGP12_SETn_DIR  | 1       | DSP SETn GPIO12 Direction Control                                  |
| R1167632 (0x11D100)   |     | DSPGP11_SETn_DIR  | 1       | DSP SETn GPIO11 Direction Control                                  |
| DSPGP_SET4_DIRECTION1 | 9   | DSPGP10_SETn_DIR  | 1       | DSP SETn GPIO10 Direction Control                                  |
| R1167696 (0x11D150)   | 8   | DSPGP9_SETn_DIR   | 1       | DSP SETn GPIO9 Direction Control                                   |
| DSPGP_SET5_DIRECTION1 | 7   | DSPGP8_SETn_DIR   | 1       | DSP SETn GPIO8 Direction Control                                   |
| R1167760 (0x11D190)   | 6   | DSPGP7_SETn_DIR   | 1       | DSP SETn GPIO7 Direction Control                                   |
| DSPGP_SET6_DIRECTION1 | 5   | DSPGP6_SETn_DIR   | 1       | DSP SETn GPIO6 Direction Control                                   |
| R1167824 (0x11D1D0)   | 4   | DSPGP5_SETn_DIR   | 1       | DSP SETn GPIO5 Direction Control                                   |
| DSPGP_SET7_DIRECTION1 |     | DSPGP4_SETn_DIR   | 1       | DSP SETn GPIO4 Direction Control                                   |
| R1167888 (0x11D200)   | 2   | DSPGP3_SETn_DIR   | 1       | DSP SETn GPIO3 Direction Control                                   |
| DSPGP_SET8_DIRECTION1 | 1   | DSPGP2_SETn_DIR   | 1       | DSP SETn GPIO2 Direction Control                                   |
|                       | 0   | DSPGP1_SETn_DIR   | 1       | DSP SETn GPIO1 Direction Control                                   |



| Register Address    | Bit | Label            | Default | Description                  |
|---------------------|-----|------------------|---------|------------------------------|
| R1167456 (0x11D060) | 15  | DSPGP16_SETn_LVL | 0       | DSP SETn GPIO16 Output Level |
| DSPGP_SET1_LEVEL1   |     |                  |         | 0 = Logic 0, 1 = Logic 1     |
| R1167520 (0x11D0A0) | 14  | DSPGP15_SETn_LVL | 0       | DSP SETn GPIO15 Output Level |
| DSPGP_SET2_LEVEL1   | 13  | DSPGP14_SETn_LVL | 0       | DSP SETn GPIO14 Output Level |
| R1167584 (0x11D0E0) | 12  | DSPGP13_SETn_LVL | 0       | DSP SETn GPIO13 Output Level |
| DSPGP_SET3_LEVEL1   | 11  | DSPGP12_SETn_LVL | 0       | DSP SETn GPIO12 Output Level |
| R1167648 (0x11D120) | 10  | DSPGP11_SETn_LVL | 0       | DSP SETn GPIO11 Output Level |
| DSPGP_SET4_LEVEL1   | 9   | DSPGP10_SETn_LVL | 0       | DSP SETn GPIO10 Output Level |
| R1167712 (0x11D160) | 8   | DSPGP9_SETn_LVL  | 0       | DSP SETn GPIO9 Output Level  |
| DSPGP_SET5_LEVEL1   | 7   | DSPGP8_SETn_LVL  | 0       | DSP SETn GPIO8 Output Level  |
| R1167776 (0x11D1A0) | 6   | DSPGP7_SETn_LVL  | 0       | DSP SETn GPIO7 Output Level  |
| DSPGP_SET6_LEVEL1   | 5   | DSPGP6_SETn_LVL  | 0       | DSP SETn GPIO6 Output Level  |
| R1167840 (0x11D1E0) | 4   | DSPGP5_SETn_LVL  | 0       | DSP SETn GPIO5 Output Level  |
| DSPGP_SET7_LEVEL1   | 3   | DSPGP4_SETn_LVL  | 0       | DSP SETn GPIO4 Output Level  |
| R1167904 (0x11D220) | 2   | DSPGP3_SETn_LVL  | 0       | DSP SETn GPIO3 Output Level  |
| DSPGP_SET8_LEVEL1   | 1   | DSPGP2_SETn_LVL  | 0       | DSP SETn GPIO2 Output Level  |
|                     | 0   | DSPGP1_SETn_LVL  | 0       | DSP SETn GPIO1 Output Level  |

### Table 4-33. DSP GPIO Control (Cont.)

## 4.5.5 Quad SPI Master Interface

The CS48L32 incorporates a quad-SPI master interface, offering flexible capability to support external components such as flash-memory devices.

#### 4.5.5.1 Overview

The SPI master interface (SPI2) supports high-speed data transfers to/from external components or accessories. It is ideally suited to controlling flash-memory components. The interface supports four slave-select (SS) outputs and quad (four-bit) data input/output. High-bandwidth transfers are supported at clock (SCK) frequencies up to 24.576 MHz.

The interface supports write, read, and write-then-read commands, enabling compatibility with a wide variety of control protocols for external devices. In Host Mode, 64-byte data buffers are used to support continuous transfers (up to 4 MB) across the external interface. In DMA Mode, the interface transfers data to/from a configurable location within the register map; circular-buffer operation can be configured, accessing one region of address on a cyclic basis.

## 4.5.5.2 Interface Configuration

The SPI master interface speed (SCK frequency) is selected using SPI2\_SCLK\_FREQ\_SEL. Clocking for the SPI interface is derived from SYSCLK, which must be enabled and present whenever the SPI master interface is used. See Section 4.8 for details of the system clocks.

Note that, depending on the SYSCLK frequency and the available dividers, the actual SCK frequency may differ from the selected frequency. The SCK frequency, indicated by SPI2\_SCLK\_FREQ\_STS, is the closest available frequency that is less than or equal to the frequency selection.

The interface supports four slave-select (SS) outputs, enabling multiple devices to be individually accessed on a shared bus. The active SS output is configured using SPI2\_SS\_SEL; the selected pin is asserted (Logic 0) at the start of a transaction and deasserted (Logic 1) at the end. Timing <u>of the SS</u> function is configurable using SPI2\_SS\_IDLE\_DUR and SPI2\_SS\_DELAY\_DUR as defined in Table 4-34. The SS output can also be asserted by setting SPI2\_SS\_FRC.

The interface supports selectable phase/polarity control of the clock (SCK) and data (SIO) lines; this is provided using SPI2\_DPHA, SPI2\_CPHA, and SPI2\_CPOL as described in Table 4-34.

The SPI master interface supports four data pins, SIO0 through SIO3, enabling high-speed transfers in parallel-data configuration. The interface is configured for one-, two-, or four-bit data using SPI2\_SIO\_WIDTH. Quad-SPI operation is supported using four-bit data.

If one-bit data is selected (SPI2\_SIO\_WIDTH = 0x0), the interface supports either bidirectional data on the SIO0 pin or separate input/output data connections on SIO0 and SIO1—this is configured using SPI2\_3WIRE.



The SPI2\_SIO\_SWITCH field enables the interface to switch between one-bit and multibit operation during a single transaction—the interface starts in one-bit mode (e.g., to send a command byte), then switches to multibit operation after a defined number of SCK cycles.

Typical connections for the SPI master interface are illustrated in Fig. 4-30, Fig. 4-31, and Fig. 4-32. Note that the external connections associated with the SPI master interface (SPI2) are implemented on multifunction GPIO pins, which must be configured for the respective functions when required. See Section 4.10 to configure the GPIO pins for SPI2 operation.



Figure 4-32. Quad-SPI, Multiple-Slave Configuration

The SPI master interface supports write (TX), read (RX), and write-then-read (TX-RX) transactions. The TX-RX transaction is typically used to read data from a slave device—the TX phase is used to send command words to the slave, and the RX phase is used to receive the respective data words.

The SPI interface can provide *dummy cycles* between the TX phase and the RX phase of a write-then-read transaction; these additional SCK cycles enable flexible support for different slave devices. The number of dummy cycles is configured using SPI2\_DUMMY\_CYCLE. Note this is valid for write-then-read commands only; SPI2\_DUMMY\_CYCLE has no effect on other commands.

As many as eight data bits within the dummy-cycle phase can be actively driven and controlled if required. The drive status and logic level of these bits are controlled using SPI2\_DUMMY\_DRV and SPI2\_DUMMY\_DATA as described in Table 4-34. Note that, depending on the number of dummy cycles and the SIO*n* data width, there may be more than or less than eight data slots available during the dummy cycles; the interface provides control for the first eight bit slots only.



The data-bit format within the dummy cycles is illustrated in Fig. 4-33 through Fig. 4-35 for one-, two-, or four-bit data respectively. In these figures, D7 represents the most-significant bit of SPI2\_DUMMY\_DATA; D0 represents the least-significant bit.



4-bit Mode

## 4.5.5.3 Host Mode

In Host Mode, the transmit (master write) and receive (master read) actions are supported by 64-byte data buffers, allowing continuous SPI transfers of up to 4,194,304 data bytes. The SPI master interface is in Host Mode if SPI2\_DMA\_EN = 0.

The SPI transmit and receive operations are implemented as follows:

 Data to be transmitted is managed using the TX data buffer; the application software must load data into the buffer and then commit that data for transmission by writing 1 to SPI2\_TX\_DONE. The SPI2\_TX\_REQUEST bit, if set, indicates the buffer is ready for new data. Internal buffering of the TX data enables uninterrupted SPI writes.

The TX data buffer is accessed at a single register address: the SPI2\_TX\_DATA field should be written up to 16 times (corresponding to the TX block length—up to 64 bytes) before writing to SPI2\_TX\_DONE.

• Data received on the interface is managed using the RX data buffer; the SPI2\_RX\_REQUEST bit, if set, indicates the buffer contains new data. The application software must read the buffer data and then confirm the data has been read by writing 1 to SPI2\_RX\_DONE. Internal buffering of the RX data enables uninterrupted SPI reads.

The RX data buffer is accessed at a single register address: the SPI2\_RX\_DATA field should be read up to 16 times (corresponding to the RX block length—up to 64 bytes) before writing to SPI2\_RX\_DONE.

The interface may stall (SCK stopped) if TX data is not available or if RX data is not read at the required rate. An interrupt event is triggered under these conditions—see Section 4.5.5.5.

**Note:** The SPI2\_STALL\_EN bit must be set in all cases.

The SPI master divides each SPI transaction into one or more data blocks. The block length—configured using SPI2\_TX\_ BLOCK\_LENGTH and SPI2\_RX\_BLOCK\_LENGTH—is equal to the number of bytes transmitted/received for each TX\_ DONE/RX\_DONE action. The maximum block length is 64 bytes, corresponding to the size of the TX and RX data buffers. The block interrupt (see Section 4.5.5.5) is triggered following each TX/RX block transferred.

The total number of data bytes transferred in each SPI transaction is configured using SPI2\_TX\_LENGTH and SPI2\_RX\_ LENGTH. In the case of a Write-then-Read command, both fields must be configured for the respective portions of the SPI transaction. Note that dummy cycles (see Section 4.5.5.2) are not included in the number of data bytes configured by these fields.

The order in which the data bytes in the TX/RX buffers are transferred depends on the selected SPI2\_WORD\_SIZE setting. Correct setting of the word size ensures that each data word is transmitted/received most-significant byte first.

**Note:** The block length (SPI2\_TX\_BLOCK\_LENGTH and SPI2\_RX\_BLOCK\_LENGTH) and the total number of data bytes (SPI2\_TX\_LENGTH and SPI2\_RX\_LENGTH) must each represent an integer multiple of the selected word size. For example, if the word size is 32 bits, the block length and transfer length must be a multiple of four bytes.



The SPI command type (read, write, or write-then-read) is configured using SPI2\_CMD.

The SPI command is started by writing 1 to SPI2\_START. In the case of a master write, data must be committed to the TX data buffers using the TX\_DONE bit to enable the transfer to proceed—note that the first block of transmit data can be committed to the TX buffers before or after writing to SPI2\_START for the respective transfer.

An ongoing SPI transaction can be aborted by writing 1 to SPI2\_ABORT.

Fig. 4-36 shows a write-then-read transaction, including SIO switching and dummy-data cycles.



Figure 4-36. SPI Master Write-then-Read, with SIO Switching

#### 4.5.5.4 DMA Mode

In DMA Mode, the SPI master interface transfers data directly to/from a configurable location within the register map. Circular-buffer operation can be configured, with the interface accessing a defined region of addresses on a cyclic basis. The SPI master interface is in DMA Mode if SPI2\_DMA\_EN = 1.

In DMA Mode, SPI transactions are configured by defining the start-address location and the length of the transfer. The start address (SPI2\_TX\_DMA\_START\_ADDR and SPI2\_RX\_DMA\_START\_ADDR) defines the register location of the first data word in the transfer. The register address auto-increments by four bytes for every 32-bit word transmitted or received.

The SPI master divides each SPI transaction into one or more data blocks. In DMA Mode, the block length is configured using SPI2\_TX\_DMA\_BLOCK\_LEN or SPI2\_RX\_DMA\_BLOCK\_LEN. The block interrupt (see Section 4.5.5.5) is triggered following each TX/RX block transferred. The SPI2\_DMA\_BLOCK\_DONE\_STS bit is set following each TX/RX block.

Note: SPI2\_TX\_BLOCK\_LENGTH and SPI2\_RX\_BLOCK\_LENGTH should be set to 0x03 in DMA Mode.

Circular-buffer operation is supported in DMA Mode. The size of the circular buffer is defined as a number of data blocks; this is configured using SPI2\_TX\_DMA\_BUF\_BLOCK\_NUM or SPI2\_RX\_DMA\_BUF\_BLOCK\_NUM. The circular buffer is disabled if the number of blocks is 0.

- If the circular buffer is disabled, one or more blocks of data are transferred until the transfer length is reached.
- If the circular buffer is enabled, the contents of the buffer are transferred in a cyclic pattern until the transfer length is reached. At the end of the buffer (DMA\_BUF\_BLOCK\_NUM \* DMA\_BLOCK\_LEN bytes), the register address returns to START\_ADDR. Note that each SPI transaction starts from START\_ADDR, regardless of the end address of the previous transaction.

The total number of data bytes transferred in each SPI transaction is configured using SPI2\_TX\_LENGTH and SPI2\_RX\_ LENGTH. In the case of a write-then-read command, both fields must be configured for the respective portions of the SPI transaction. Note that preamble bytes (see below) and dummy cycles (see Section 4.5.5.2) are not included in the number of data bytes configured by these fields.



The order in which the data bytes are transferred depends on the selected SPI2\_WORD\_SIZE setting. Correct setting of the word size ensures that each data word is transmitted/received most-significant byte first.

**Note:** The block length (SPI2\_TX\_DMA\_BLOCK\_LEN and SPI2\_RX\_DMA\_BLOCK\_LEN) and the total number of data bytes (SPI2\_TX\_LENGTH and SPI2\_RX\_LENGTH) must each represent a multiple of four bytes. This is required regardless of the selected word size.

The SPI command type (Read, Write, or Write-then-Read) is configured using SPI2\_CMD. The SPI command is started by writing 1 to SPI2\_START. An ongoing SPI transaction can be aborted by writing 1 to SPI2\_ABORT.

In DMA Mode, the data associated with a read or write command is received or transmitted at register addresses that are referenced to the respective start-address location (SPI2\_TX\_DMA\_START\_ADDR or SPI2\_RX\_DMA\_START\_ADDR). For a write-then-read command, the data associated with the read phase is referenced to the respective start address; the write data is configured using the TX data buffer as described below.

- The write phase of a write-then-read command is managed using the TX data buffer; the application software must load data into the buffer and then commit that data for transmission by writing 1 to SPI2\_TX\_DONE. The SPI2\_TX\_ REQUEST bit, if set, indicates the buffer is ready for new data.
- The TX data buffer is accessed at a single register address: the SPI2\_TX\_DATA field should be written up to 16 times (corresponding to the write-data length) before writing to SPI2\_TX\_DONE. The maximum length of the write data is 64 bytes, corresponding to the size of the TX data buffer.
- The write data must be loaded into the TX data buffer before writing to SPI2\_START to initiate the command.

In DMA Mode, data output of a write command can be preceded by *preamble* data bytes. The preamble phase of the transfer can be used for configuration bytes at the start of the SPI transaction; this may be desirable if the configuration bytes are formatted differently to the main data. Note the preamble is not supported for a write-then-read command.

- The preamble phase is enabled by setting SPI2\_DMA\_PREAMBLE\_EN. The preamble is valid for write commands only—SPI2\_DMA\_PREAMBLE\_EN has no effect on other commands. The number of preamble data words (up to 64 bytes) is configured using SPI2\_DMA\_PREAMBLE\_LENGTH.
- The preamble data to be transmitted is managed using the TX data buffer; the application software must load data into the buffer and then commit that data for transmission by writing 1 to SPI2\_TX\_DONE. The SPI2\_TX\_ REQUEST bit, if set, indicates the buffer is ready for new data.

The TX data buffer is accessed at a single register address: the SPI2\_TX\_DATA field should be written up to 16 times (corresponding to the preamble length—up to 64 bytes) before writing to SPI2\_TX\_DONE.

- The preamble data must be loaded into the TX data buffer before writing to SPI2\_START to initiate the command.
- The order in which the preamble bytes are transmitted depends on the word size; this is configured using SPI2\_ WORD\_SIZE and applies to the main data transfer as well as the preamble data. Correct setting of the word size ensures that each data word is transmitted/received most-significant byte first. The preamble length must represent an integer multiple of the selected word size.

Fig. 4-37 shows a write transaction, including preamble data bytes.







#### 4.5.5.5 Interrupts and Status Bits

The SPI2\_BUSY\_STS bit, if set, indicates that the master interface is executing an SPI transaction—this bit is set during each SPI transaction and cleared on completion. Additional status bits are provided to indicate successful transfer, aborted transfer, DMA error, and DMA block-done conditions—see Table 4-34.

The number of data bytes transferred in the current SPI transaction is indicated using SPI2\_TX\_BYTE\_COUNT and SPI2\_ RX\_BYTE\_COUNT.

In DMA Mode, the register address of the data word currently being transferred is indicated using SPI2\_TX\_DMA\_ADDR and SPI2\_RX\_DMA\_ADDR. The block number (within the circular buffer) currently being transferred is indicated using SPI2\_TX\_DMA\_BUF\_BLOCK\_CUR and SPI2\_RX\_DMA\_BUF\_BLOCK\_CUR.

The SPI master interface provides inputs to the interrupt control circuit. An interrupt event is triggered by a stall condition, completion of each TX/RX block, and on completion of the SPI transaction—see Section 4.9.

- Stall interrupt indicates TX (or preamble) data has not been written to the TX buffer, or RX data has not been read from the RX buffer.
- Block interrupt indicates a block of data has been transferred. In Host Mode, each block represents SPI2\_[TX/RX]\_ BLOCK\_LENGTH bytes. In DMA Mode, each block represents SPI2\_[TX/RX]\_DMA\_BLOCK\_LEN bytes.
- Done interrupt indicates completion of a SPI transfer, including when an error condition has occurred. It is recommended that the status bits should be checked after each SPI transaction, so corrective action can be taken if necessary.

### 4.5.5.6 External Connections

The external connections associated with the SPI master interface (SPI2) are implemented on multifunction GPIO pins, which must be configured for the respective functions when required. Most of the SPI2 connections are pin-specific alternative functions available on specific GPIO pins; the Slave Select 1–4 outputs are available on all GPIOs. See Section 4.10 to configure the GPIO pins for SPI2 operation.

#### 4.5.5.7 Master Interface Control Registers

The SPI2 control registers are described in Table 4-34.

| Register Address         | Bit  | Label           | Default |                   | Desc                | ription                                  |               |
|--------------------------|------|-----------------|---------|-------------------|---------------------|------------------------------------------|---------------|
| R1067008 (0x104800)      | 5:0  | SPI2_SCLK_FREQ_ | 0x00    | SPI2 master inter | face frequency (i.e | e., SCK frequency)                       | in MHz        |
| SPI2_SPI_CLK_            |      | SEL[5:0]        |         | 0x00=0.53125      | 0x0C=1.5            | 0x18=4.21875                             | 0x24=11.92188 |
| CONFIG                   |      |                 |         | 0x01=0.578125     | 0x0D=1.625          | 0x19=4.609375                            | 0x25=13       |
|                          |      |                 |         | 0x02=0.640625     | 0x0E=1.78125        | 0x1A=5.015625                            | 0x26=14.1875  |
|                          |      |                 |         | 0x03=0.6875       | 0x0F=1.9375         | 0x1B=5.46875                             | 0x27=15.46875 |
|                          |      |                 |         | 0x04=0.75         | 0x10=2.109375       | 0x1C=5.96875                             | 0x28=16.85938 |
|                          |      |                 |         | 0x05=0.8125       | 0x11=2.3125         | 0x1D=6.5                                 | 0x29=18.39063 |
|                          |      |                 |         | 0x06=0.890625     | 0x12=2.515625       | 0x1E=7.09375                             | 0x2A=20.0625  |
|                          |      |                 |         | 0x07=0.96875      | 0x13=2.734375       | 0x1F=7.734375                            | 0x2B=21.875   |
|                          |      |                 |         | 0x08=1.0625       | 0x14=2.984375       | 0x20=8.4375                              | 0x2C=23.84375 |
|                          |      |                 |         | 0x09=1.15625      | 0x15=3.25           | 0x21=9.203125                            | 0x2D=26       |
|                          |      |                 |         | 0x0A=1.265625     | 0x16=3.546875       | 0x22=10.03125                            |               |
|                          |      |                 |         | 0x0B=1.375        | 0x17=3.875          | 0x23=10.9375                             |               |
|                          |      |                 |         | All other codes a | re reserved.        |                                          |               |
|                          |      |                 |         |                   | icies are approxim  | which must be enal<br>ate, and depend or |               |
| R1067020 (0x10480C)      | 15:0 | SPI2_SCLK_FREQ_ | 0x0000  | SPI2 master inter | face frequency (R   | ead only)                                |               |
| SPI2_SPI_CLK_<br>STATUS1 |      | STS[15:0]       |         | Coded as LSB =    | 1/64 MHz.           |                                          |               |

#### Table 4-34. SPI2 Master Interface Control



| Register Address    | Bit   | Label            | Default | Description                                                                                                                                                 |
|---------------------|-------|------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1067024 (0x104810) | 27:24 | SPI2_SS_IDLE_    | 0x0     | SPI2 slave select (SS) idle duration                                                                                                                        |
| SPI2_SPI_CONFIG1    |       | DUR[3:0]         |         | Minimum idle time between successive transactions, measured with respect to SCK cycle time.                                                                 |
|                     |       |                  |         | 0x0 = 0.5 cycles 0x4 = 2.0 cycles                                                                                                                           |
|                     |       |                  |         | 0x1 = 0.5 cycles                                                                                                                                            |
|                     |       |                  |         | 0x2 = 1.0 cycle 0xF = 7.5 cycles                                                                                                                            |
|                     |       |                  |         | 0x3 = 1.5 cycles                                                                                                                                            |
|                     | 19:16 | SPI2_SS_DELAY_   | 0x0     | SPI2 slave select (SS) delay duration                                                                                                                       |
|                     |       | DUR[3:0]         |         | Time between asserting SS and the first data bit, also the time between the last data bit and deasserting SS, each measured with respect to SCK cycle time. |
|                     |       |                  |         | 0x0 = 0.5 cycles $0x4 = 2.0$ cycles                                                                                                                         |
|                     |       |                  |         | 0x1 = 0.5 cycles                                                                                                                                            |
|                     |       |                  |         | 0x2 = 1.0 cycle $0xF = 7.5$ cycles                                                                                                                          |
|                     |       |                  |         | 0x3 = 1.5 cycles                                                                                                                                            |
|                     | 8     | SPI2_3WIRE       | 0       | SPI2 three-wire mode                                                                                                                                        |
|                     |       | _                |         | Configures the SIO0 data pin for bidirectional data input/output. Only valid if SPI2_SIO_WIDTH = 0.                                                         |
|                     |       |                  |         | 0 = 4-wire Mode (SIO0 is MOSI, SIO1 is MISO)                                                                                                                |
|                     |       |                  |         | 1 = 3-wire Mode (SIO0 is bidirectional MOSI/MISO)                                                                                                           |
|                     | 6     | SPI2_DPHA        | 0       | SPI2 data (SIOn) phase control                                                                                                                              |
|                     |       |                  |         | 0 = RX data is valid 180 degrees (half SCK cycle) after TX data valid                                                                                       |
|                     |       |                  |         | 1 = RX data is valid 360 degrees (full SCK cycle) after TX data valid                                                                                       |
|                     | 5     | SPI2_CPHA        | 0       | SPI2 clock (SCK) phase control                                                                                                                              |
|                     |       |                  |         | 0 = TX data is valid on odd-numbered SCK edges (1, 3, 5, etc.)                                                                                              |
|                     |       |                  |         | 1 = TX data is valid on even-numbered SCK edges (2, 4, 6, etc.)                                                                                             |
|                     | 4     | SPI2_CPOL        | 0       | SPI2 clock (SCK) polarity control                                                                                                                           |
|                     |       |                  |         | 0 = SCK idle state is Logic 0                                                                                                                               |
|                     |       |                  |         | 1 = SCK idle state is Logic 1                                                                                                                               |
|                     | 2:0   | SPI2_SS_SEL[2:0] | 000     | SPI2 slave select (SS) control                                                                                                                              |
|                     |       |                  |         | Selects the active SS pin. The active SS pin is asserted (Logic 0) at the start of the transaction and deasserted (Logic 1) at the end of the transaction.  |
|                     |       |                  |         | 000 = SPI2 SS1 011 = SPI2 SS4                                                                                                                               |
|                     |       |                  |         | 001 = SPI2_SS2 All other codes are reserved.                                                                                                                |
|                     |       |                  |         | 010 = SPI2 SS3                                                                                                                                              |
| R1067028 (0x104814) | 0     | SPI2_SS_FRC      | 0       | SPI2 slave select (SS) force                                                                                                                                |
| SPI2_SPI_CONFIG2    |       |                  |         | Forces the active SS pin to be asserted (Logic 0).                                                                                                          |
|                     |       |                  |         | 0 = Normal                                                                                                                                                  |
|                     |       |                  |         | 1 = SS asserted (Logic 0)                                                                                                                                   |
| R1067044 (0x104824) | 16    | SPI2_STALL_EN    | 0       | SPI2 stall control                                                                                                                                          |
| SPI2_SPI_CONFIG3    |       |                  |         | 0 = Disabled                                                                                                                                                |
|                     |       |                  |         | 1 = Enabled                                                                                                                                                 |
|                     |       |                  |         | This bit should be set at all times.                                                                                                                        |



| Register Address                        | Bit   | Label                       | Default | Description                                                                                                                                                                                                                                                                                                                                                                 |
|-----------------------------------------|-------|-----------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1067048 (0x104828)                     | 13:8  | SPI2_SIO_                   | 0x00    | SPI2 serial data (SIO) switch point                                                                                                                                                                                                                                                                                                                                         |
| SPI2_SPI_CONFIG5                        |       | SWITCH[5:0]                 |         | Defines the point at which the SPI transaction switches from single data pin (SIO0) to multiple data pins (SIO <i>n</i> ). The switch point is measured in data sections; a data section is defined as a preamble byte, a TX data byte, or the dummy-cycle phase. Only valid if SPI2_SIO_WIDTH > 0.                                                                         |
|                                         |       |                             |         | 0x00 = Switch immediately (all sections use multiple data pins)                                                                                                                                                                                                                                                                                                             |
|                                         |       |                             |         | 0x01 = Switch after 1 section                                                                                                                                                                                                                                                                                                                                               |
|                                         |       |                             |         | 0x02 = Switch after 2 sections                                                                                                                                                                                                                                                                                                                                              |
|                                         |       |                             |         | <br>0x3F = Switch after 63 sections.                                                                                                                                                                                                                                                                                                                                        |
|                                         | 1:0   | SPI2_SIO_WIDTH[1:0]         | 00      | SPI2 serial data (SIO) width                                                                                                                                                                                                                                                                                                                                                |
|                                         |       |                             |         | Selects the data width (i.e., the number of SIO data pins used)                                                                                                                                                                                                                                                                                                             |
|                                         |       |                             |         | 00 = 1-bit                                                                                                                                                                                                                                                                                                                                                                  |
|                                         |       |                             |         | 01 = 2-bit                                                                                                                                                                                                                                                                                                                                                                  |
|                                         |       |                             |         | 10 = 4-bit                                                                                                                                                                                                                                                                                                                                                                  |
|                                         |       |                             |         | 11 = Reserved                                                                                                                                                                                                                                                                                                                                                               |
| R1067052 (0x10482C)                     | 31:24 | SPI2_DUMMY_                 | 0x00    | SPI2 dummy drive control                                                                                                                                                                                                                                                                                                                                                    |
| SPI2_SPI_CONFIG6                        |       | DRV[7:0]                    |         | Enables up to eight data bits to be actively driven during the dummy cycles. The first eight data-bit positions are configured, MSB first, using SPI2_DUMMY_DRV. If fewer than eight data bits are available in the dummy cycles, the LSBs are not used. If more than eight data bits are available, the remaining data bits are undriven.                                  |
|                                         |       |                             |         | Each bit is coded as:                                                                                                                                                                                                                                                                                                                                                       |
|                                         |       |                             |         | 0 = Undriven                                                                                                                                                                                                                                                                                                                                                                |
|                                         |       |                             |         | 1 = Driven                                                                                                                                                                                                                                                                                                                                                                  |
|                                         | 23:16 | SPI2_DUMMY_                 | 0x00    | SPI2 dummy data                                                                                                                                                                                                                                                                                                                                                             |
|                                         |       | DATA[7:0]                   |         | Enables up to eight data bits to be configured during the dummy cycles.<br>The first eight data-bit positions are controlled, MSB first, using SPI2_<br>DUMMY_DATA. If fewer than eight data bits are available in the dummy<br>cycles, the LSBs are not used. Only valid if the respective data bit is<br>actively driven by setting the respective bit in SPI2_DUMMY_DRV. |
|                                         | 5:0   | SPI2_DUMMY_                 | 0x00    | SPI2 dummy cycles                                                                                                                                                                                                                                                                                                                                                           |
|                                         |       | CYCLE[5:0]                  |         | Selects the number of SCK cycles between the TX bytes and RX bytes.<br>Valid for Write-then-Read commands only.                                                                                                                                                                                                                                                             |
|                                         |       |                             |         | 0x00 = 0 cycles                                                                                                                                                                                                                                                                                                                                                             |
|                                         |       |                             |         | 0x01 = 1 cycle                                                                                                                                                                                                                                                                                                                                                              |
|                                         |       |                             |         | 0x02 = 2 cycles                                                                                                                                                                                                                                                                                                                                                             |
|                                         |       |                             |         | <br>0x3F = 63 cycles                                                                                                                                                                                                                                                                                                                                                        |
| P1067056 (0v104920)                     | 0     |                             | 0       | SPI2 Mode select                                                                                                                                                                                                                                                                                                                                                            |
| R1067056 (0x104830)<br>SPI2 SPI CONFIG7 | 0     | SPI2_DMA_EN                 | 0       | 0 = Host Mode                                                                                                                                                                                                                                                                                                                                                               |
|                                         |       |                             |         | 1 = DMA Mode                                                                                                                                                                                                                                                                                                                                                                |
| D1067264 (0x104000)                     | 0     |                             |         |                                                                                                                                                                                                                                                                                                                                                                             |
| R1067264 (0x104900)                     | 3     | SPI2_DMA_BLOCK_<br>DONE_STS | 0       | SPI2 DMA block status                                                                                                                                                                                                                                                                                                                                                       |
| SPI2_SPI_STATUS1                        |       |                             |         | This bit, if set, indicates completion of a TX/RX data-block transfer (the block length is configured using SPI2_TX/RX_DMA_BLOCK_LEN). Valid in DMA Mode only. The bit is cleared by writing 1; it is also cleared when SPI2_START is written.                                                                                                                              |
|                                         | 2     | SPI2_DMA_ERR_STS            | 0       | SPI2 DMA error status                                                                                                                                                                                                                                                                                                                                                       |
|                                         |       |                             |         | This bit, if set, indicates an error was encountered during the DMA transaction. The bit is cleared when SPI2_START is written or when DMA Mode is disabled.                                                                                                                                                                                                                |
|                                         | 1     | SPI2_ABORT_STS              | 0       | SPI2 abort status                                                                                                                                                                                                                                                                                                                                                           |
|                                         |       |                             |         | This bit, if set, indicates a SPI transaction was aborted. The bit is cleared when SPI2_START is written.                                                                                                                                                                                                                                                                   |
|                                         | 0     | SPI2_DONE_STS               | 0       | SPI2 done status                                                                                                                                                                                                                                                                                                                                                            |
|                                         |       |                             |         | This bit, if set, indicates a SPI transaction completed successfully. The bit is cleared when SPI2_START is written.                                                                                                                                                                                                                                                        |
| R1067520 (0x104A00)                     | 0     | SPI2_START                  | 0       | SPI2 start control                                                                                                                                                                                                                                                                                                                                                          |
| SPI2_CONFIG1                            |       | -                           | -       |                                                                                                                                                                                                                                                                                                                                                                             |



| Table 4-34. SPI2 Master Interface Control (C | ont.) |
|----------------------------------------------|-------|
|----------------------------------------------|-------|

| Register Address                    | Bit   | Label                         | Default       | Description                                                                                                                                                                                                                                                                                                                  |
|-------------------------------------|-------|-------------------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1067524 (0x104A04)                 | 0     | SPI2_ABORT                    | 0             | SPI2 abort control                                                                                                                                                                                                                                                                                                           |
| SPI2_CONFIG2                        |       |                               |               | Write 1 to abort the SPI transaction.                                                                                                                                                                                                                                                                                        |
| R1067528 (0x104A08)<br>SPI_CONFIG3  | 18:16 | SPI2_WORD_<br>SIZE[2:0]       | 00            | SPI2 word size<br>Selects the data-word format, ensuring each data word is transmitted/<br>received MSB first.                                                                                                                                                                                                               |
|                                     |       |                               |               | 00 = 8 - bit (7:0, 15:8, 23:16, 31:24)                                                                                                                                                                                                                                                                                       |
|                                     |       |                               |               | 01 = 16-bit (15:9, 31:16)<br>10 = 32-bit (31:0)                                                                                                                                                                                                                                                                              |
|                                     |       |                               |               | 11 = Reserved                                                                                                                                                                                                                                                                                                                |
|                                     |       |                               |               | The bracketed numbers describe the order in which the TX/RX data bits are transmitted/received over the SPI interface.                                                                                                                                                                                                       |
|                                     | 1:0   | SPI2_CMD[1:0]                 | 0             | SPI2 command type                                                                                                                                                                                                                                                                                                            |
|                                     |       |                               |               | 00 = Write                                                                                                                                                                                                                                                                                                                   |
|                                     |       |                               |               | 01 = Read                                                                                                                                                                                                                                                                                                                    |
|                                     |       |                               |               | 10 = Write then Read                                                                                                                                                                                                                                                                                                         |
| D4067522 (0x404400)                 | 01.0  |                               | 0,00          | 11 = Reserved                                                                                                                                                                                                                                                                                                                |
| R1067532 (0x104A0C)                 | 21:0  | SPI2_TX_<br>LENGTH[21:0]      | 0x00_<br>0000 | SPI2 transmit length                                                                                                                                                                                                                                                                                                         |
| SPI_CONFIG4                         |       |                               | 0000          | Selects the number of data bytes in a SPI Write operation.                                                                                                                                                                                                                                                                   |
|                                     |       |                               |               | 0x00_0000 = 1 byte<br>0x00_0001 = 2 bytes                                                                                                                                                                                                                                                                                    |
|                                     |       |                               |               | _ ,                                                                                                                                                                                                                                                                                                                          |
|                                     |       |                               |               | 0x00_0010 = 3 bytes                                                                                                                                                                                                                                                                                                          |
|                                     |       |                               |               | 0x3F_FFFF = 4,194,304 bytes                                                                                                                                                                                                                                                                                                  |
|                                     |       |                               |               | Note this field selects the number of data bytes only—it does not include<br>dummy cycles or preamble bytes. The number of data bytes must<br>represent an integer number of data words (where the data-word size is<br>set by SPI2_WORD_SIZE). In DMA Mode, the transmit length must<br>represent a multiple of four bytes. |
| R1067552 (0x104A20)                 | 21:0  | SPI2_RX_                      | 0x00_         | SPI2 receive length                                                                                                                                                                                                                                                                                                          |
| SPI_CONFIG5                         |       | LENGTH[21:0]                  | 0000          | Selects the number of data bytes in a SPI Read operation.                                                                                                                                                                                                                                                                    |
|                                     |       |                               |               | 0x00_0000 = 1 byte                                                                                                                                                                                                                                                                                                           |
|                                     |       |                               |               | 0x00_0001 = 2 bytes                                                                                                                                                                                                                                                                                                          |
|                                     |       |                               |               | 0x00_0010 = 3 bytes                                                                                                                                                                                                                                                                                                          |
|                                     |       |                               |               | 0x3F_FFFF = 4,194,304 bytes                                                                                                                                                                                                                                                                                                  |
|                                     |       |                               |               | Note this field selects the number of data bytes only—it does not include dummy cycles. The number of data bytes must represent an integer number of data words (where the data-word size is set by SPI2_WORD_SIZE). In DMA Mode, the receive length must represent a multiple of four bytes.                                |
| R1067556 (0x104A24)                 | 5:0   | SPI2_TX_BLOCK_                | 0x00          | SPI2 transmit block length                                                                                                                                                                                                                                                                                                   |
| SPI2_CONFIG6                        |       | LENGTH[5:0]                   |               | In Host Mode, this field selects the interval at which the SPI2 block interrupt is triggered during SPI write operations.                                                                                                                                                                                                    |
|                                     |       |                               |               | 0x00 = 1 byte                                                                                                                                                                                                                                                                                                                |
|                                     |       |                               |               | 0x01 = 2 bytes                                                                                                                                                                                                                                                                                                               |
|                                     |       |                               |               | 0x02 = 3 bytes<br>                                                                                                                                                                                                                                                                                                           |
|                                     |       |                               |               | 0x3F = 64 bytes                                                                                                                                                                                                                                                                                                              |
|                                     |       |                               |               | In DMA Mode, this field should be set to 0x03.                                                                                                                                                                                                                                                                               |
| R1067560 (0x104A28)<br>SPI2_CONFIG7 | 5:0   | SPI2_RX_BLOCK_<br>LENGTH[5:0] | 0x00          | SPI2 receive block length<br>In Host Mode, this field selects the interval at which the SPI2 block<br>interrupt is triggered during SPI read operations.                                                                                                                                                                     |
|                                     |       |                               |               | 0x00 = 1 byte                                                                                                                                                                                                                                                                                                                |
|                                     |       |                               |               | 0x01 = 2 bytes                                                                                                                                                                                                                                                                                                               |
|                                     |       |                               |               | 0x02 = 3 bytes<br>                                                                                                                                                                                                                                                                                                           |
|                                     |       |                               |               | 0x3F = 64 bytes                                                                                                                                                                                                                                                                                                              |
|                                     |       |                               |               | In DMA Mode, this field should be set to 0x03.                                                                                                                                                                                                                                                                               |



| Register Address                    | Bit  | Label                        | Default       | Description                                                                                                                                                                                                                                                 |
|-------------------------------------|------|------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1067564 (0x104A2C)                 | 4    | SPI2_RX_DONE                 | 0             | SPI2 receive buffer control                                                                                                                                                                                                                                 |
| SPI2_CONFIG8                        |      |                              |               | Write 1 to indicate that data in the RX buffer has been read. In normal operation, a 1 is written after reading the RX buffer; this causes SPI2_RX_<br>REQUEST to be cleared. Note that, if further data is available to read, SPI2_RX_REQUEST remains set. |
|                                     |      |                              |               | Valid in Host Mode only; the RX buffer is used for read commands and for write-then-read commands.                                                                                                                                                          |
|                                     | 0    | SPI2_TX_DONE                 | 0             | SPI2 transmit buffer control                                                                                                                                                                                                                                |
|                                     |      |                              |               | Write 1 to indicate the TX buffer has been filled with data for transmission.<br>In normal operation, a 1 is written after writing the TX buffer; this causes<br>SPI2_TX_REQUEST to be cleared.                                                             |
|                                     |      |                              |               | In Host Mode, the TX buffer is used for write commands and for write-then-read commands.                                                                                                                                                                    |
|                                     |      |                              |               | In DMA Mode, the TX buffer is used for write-command preamble data, and for the write phase of a write-then-read command.                                                                                                                                   |
| R1067568 (0x104A30)                 | 24   | SPI2_DMA_                    | 0             | SPI2 preamble enable                                                                                                                                                                                                                                        |
| SPI2_DMA_CONFIG1                    |      | PREĀMBLĒ_EN                  |               | Enables preamble data bytes to be transmitted at the start of a Write command. Preamble bytes are configured using the transmit-data buffer. Valid in DMA Mode only.                                                                                        |
|                                     |      |                              |               | 0 = Disabled                                                                                                                                                                                                                                                |
|                                     |      |                              |               | 1 = Enabled                                                                                                                                                                                                                                                 |
|                                     | 5:0  | SPI2_DMA_<br>PREAMBLE        | 0x00          | SPI2 preamble length                                                                                                                                                                                                                                        |
|                                     |      | LENGTH[5:0]                  |               | Configures the number of preamble data bytes.                                                                                                                                                                                                               |
|                                     |      |                              |               | 0x00 = 1 byte<br>0x01 = 2 bytes                                                                                                                                                                                                                             |
|                                     |      |                              |               | 0x07 = 2 bytes<br>0x02 = 3 bytes                                                                                                                                                                                                                            |
|                                     |      |                              |               | UNUZ - 5 Dyles                                                                                                                                                                                                                                              |
|                                     |      |                              |               | 0x3F = 64 bytes                                                                                                                                                                                                                                             |
| R1067776 (0x104B00)                 | 8    | SPI2_BUSY_STS                | 0             | SPI2 busy status                                                                                                                                                                                                                                            |
| SPI2_STATUS1                        |      |                              |               | This bit, if set, indicates a transaction is in progress on the SPI master interface.                                                                                                                                                                       |
|                                     | 4    | SPI2_RX_REQUEST              | 0             | SPI2 receive buffer status                                                                                                                                                                                                                                  |
|                                     |      |                              |               | 0 = No data available to read                                                                                                                                                                                                                               |
|                                     |      |                              |               | 1 = Buffer data is available to read                                                                                                                                                                                                                        |
|                                     |      |                              |               | Valid in Host Mode only; the RX buffer is used for read commands and for write-then-read commands.                                                                                                                                                          |
|                                     | 0    | SPI2_TX_REQUEST              | 0             | SPI2 transmit buffer status                                                                                                                                                                                                                                 |
|                                     |      |                              |               | 0 = TX buffer not available to write<br>1 = TX buffer is available to write                                                                                                                                                                                 |
|                                     |      |                              |               | In Host Mode, the TX buffer is used for write commands and for                                                                                                                                                                                              |
|                                     |      |                              |               | write-then-read commands.                                                                                                                                                                                                                                   |
|                                     |      |                              |               | In DMA Mode, the TX buffer is used for write-command preamble data, and for the write phase of a write-then-read command.                                                                                                                                   |
| R1067780 (0x104B04)<br>SPI2_STATUS2 | 21:0 | SPI2_TX_BYTE_<br>COUNT[21:0] | 0x00_<br>0000 | SPI2 transmit byte count<br>Indicates the number of data bytes transferred in the current transaction.                                                                                                                                                      |
| R1067784 (0x104B08)                 | 21:0 | SPI2 RX BYTE                 | 0x00          | SPI2 receive byte count                                                                                                                                                                                                                                     |
| SPI2_STATUS3                        | •    | COUNT[21:0]                  | 0000          | Indicates the number of data bytes transferred in the current transaction.                                                                                                                                                                                  |
| R1067792 (0x104B10)                 | 26:0 | SPI2_TX_DMA_                 | 0x000_        | SPI2 transmit DMA start address                                                                                                                                                                                                                             |
| SPI2_TX_DMA_<br>START_ADDR          |      | START_ADDR[26:0]             | 0000          | Register address of the first data word of an TX DMA transaction.                                                                                                                                                                                           |
| R1067796 (0x104B14)                 | 26:0 | SPI2_TX_DMA_                 | 0x000_        | SPI2 transmit DMA current address                                                                                                                                                                                                                           |
| SPI2_TX_DMA_ADDR                    |      | ADDR[26:0]                   | 0000          | Register address of the current data word of an TX DMA transaction.                                                                                                                                                                                         |
| R1067804 (0x104B1C)                 | 26:0 | SPI2_RX_DMA_                 | 0x000_        | SPI2 receive DMA start address                                                                                                                                                                                                                              |
| SPI2_RX_DMA_<br>START_ADDR          |      | START_ADDR[26:0]             | 0000          | Register address of the first data word of an RX DMA transaction.                                                                                                                                                                                           |
| R1067808 (0x104B20)                 | 26:0 | SPI2_RX_DMA_                 | 0x000_        | SPI2 receive DMA current address                                                                                                                                                                                                                            |
| SPI2_RX_DMA_ADDR                    |      | ADDR[26:0]                   | 0000          | Register address of the current data word of an RX DMA transaction.                                                                                                                                                                                         |



| Register Address                 | Bit  | Label                           | Default       | Description                                                                                                                  |
|----------------------------------|------|---------------------------------|---------------|------------------------------------------------------------------------------------------------------------------------------|
| R1067820 (0x104B2C)              | 21:0 | SPI2_TX_DMA_                    | 0x00_<br>0000 | SPI2 transmit DMA block length                                                                                               |
| SPI2_TX_DMA_                     |      | BLOCK_LEN[21:0]                 | 0000          | Selects the block size for a TX DMA transaction.                                                                             |
| BLOCK_LEN                        |      |                                 |               | 0x00_0000 = 0 bytes                                                                                                          |
|                                  |      |                                 |               | 0x00_0004 = 4 bytes                                                                                                          |
|                                  |      |                                 |               | 0x00_0008 = 8 bytes                                                                                                          |
|                                  |      |                                 |               | <br>0x3F_FFFC = 4,194,300 bytes                                                                                              |
|                                  |      |                                 |               | All other codes are reserved                                                                                                 |
| R1067824 (0x104B30)              | 7:0  | SPI2 TX DMA BUF                 | 0x00          | SPI2 transmit DMA block control                                                                                              |
| SPI2 TX DMA BUF                  | 7.0  | BLOCK_NUM[7:0]                  | 0,00          | Selects the number of blocks in the TX DMA circular buffer.                                                                  |
| BLOCK_NUM                        |      |                                 |               | 0x00 = 0 blocks (circular buffer disabled)                                                                                   |
|                                  |      |                                 |               | 0x01 = 1 block                                                                                                               |
|                                  |      |                                 |               | 0x02 = 2 blocks                                                                                                              |
|                                  |      |                                 |               |                                                                                                                              |
|                                  |      |                                 |               | 0xFF = 255 blocks                                                                                                            |
| R1067828 (0x104B34)              | 7:0  | SPI2_TX_DMA_BUF_                | 0x00          | SPI2 transmit DMA block status                                                                                               |
| SPI2_TX_DMA_BUF_                 |      | BLOCK_CUR[7:0]                  |               | Indicates the block number (within the TX DMA circular buffer) currently                                                     |
| BLOCK_CUR                        |      |                                 |               | being processed.                                                                                                             |
| R1067832 (0x104B38)              | 21:0 | SPI2_RX_DMA_<br>BLOCK_LEN[21:0] | 0x00_<br>0000 | SPI2 receive DMA block length                                                                                                |
| SPI2_RX_DMA_<br>BLOCK_LEN        |      |                                 | 0000          | Selects the block size for a RX DMA transaction.                                                                             |
| DECON_LEIN                       |      |                                 |               | 0x00_0000 = 0 bytes<br>0x00_0004 = 4 bytes                                                                                   |
|                                  |      |                                 |               |                                                                                                                              |
|                                  |      |                                 |               | 0x00_0008 = 8 bytes                                                                                                          |
|                                  |      |                                 |               | 0x3F FFFC = 4,194,300 bytes                                                                                                  |
|                                  |      |                                 |               | All other codes are reserved                                                                                                 |
| R1067836 (0x104B3C)              | 7:0  | SPI2 RX DMA BUF                 | 0x00          | SPI2 receive DMA block control                                                                                               |
| SPI2_RX_DMA_BUF_                 | _    | BLOCK_NUM[7:0]                  |               | Selects the number of blocks in the RX DMA circular buffer.                                                                  |
| BLOCK_NUM                        |      |                                 |               | 0x00 = 0 blocks (circular buffer disabled)                                                                                   |
|                                  |      |                                 |               | 0x01 = 1 block                                                                                                               |
|                                  |      |                                 |               | 0x02 = 2 blocks                                                                                                              |
|                                  |      |                                 |               |                                                                                                                              |
|                                  |      |                                 |               | 0xFF = 255 blocks                                                                                                            |
| R1067840 (0x104B40)              | 7:0  | SPI2_RX_DMA_BUF_                | 0x00          | SPI2 receive DMA block status                                                                                                |
| SPI2_RX_DMA_BUF_                 |      | BLOCK_CUR[7:0]                  |               | Indicates the block number (within the RX DMA circular buffer) currently                                                     |
| BLOCK_CUR<br>R1068032 (0x104C00) | 31:0 | SPI2 TX DATA[31:0]              | 0x0000        | being processed.<br>SPI2 transmit data                                                                                       |
| SPI2_TX_DATA                     | 51.0 |                                 | 0000_         | Data for transmission is written to this field. The field can be written up to                                               |
|                                  |      |                                 |               | 16 times (corresponding to the maximum TX data-block size) before                                                            |
|                                  |      |                                 |               | writing to SPI2_TX_DONE.                                                                                                     |
|                                  |      |                                 |               | In Host Mode, the TX buffer is used for write commands and for                                                               |
|                                  |      |                                 |               | write-then-read commands.                                                                                                    |
|                                  |      |                                 |               | In DMA Mode, the TX buffer is used for write-command preamble data,<br>and for the write phase of a write-then-read command. |
| R1068544 (0x104E00)              | 31:0 | SPI2_RX_DATA[31:0]              | 0x0000        | SPI2 receive data                                                                                                            |
| SPI2_RX_DATA                     | -    |                                 | 0000          | Received data is read from this field. The field can be read up to 16 times                                                  |
|                                  |      |                                 |               | (corresponding to the maximum RX data-block size) before writing to                                                          |
|                                  |      |                                 |               | SPI2_RX_DONE.                                                                                                                |
|                                  |      |                                 |               | Valid in Host Mode only; the RX buffer is used for read commands and for write-then-read commands.                           |
|                                  |      | l                               |               |                                                                                                                              |

# 4.6 Audio Serial Port

The CS48L32 provides two audio serial ports, ASP1–ASP2. Each interface is independently configurable on the respective transmit (TX) and receive (RX) paths. ASP1 supports up to eight channels of input and output signal paths; ASP2 supports up to four channels of input and output signal paths.



The data sources for the audio serial port transmit (TX) paths can be selected from any of the CS48L32 input signal paths, or from the digital-core processing functions. The audio serial port receive (RX) paths can be selected as inputs to any of the digital-core processing functions or digital-core outputs. See Section 4.3 for details of the digital-core routing options.

The ASPs provide flexible connectivity for multiple processors and other audio devices. Typical connections include applications processor, baseband processor, and wireless transceiver. A typical configuration is shown in Fig. 4-38.



Figure 4-38. Typical ASP Connections

In the general case, the ASP uses four pins:

- DOUT: data output
- DIN: data input
- BCLK: bit clock, for synchronization
- FSYNC: left/right data-alignment clock

In Master Mode, the clock signals BCLK and FSYNC are outputs from the CS48L32. In Slave Mode, these signals are inputs, as shown in Section 4.6.1.

The following interface formats are supported on ASP1-ASP2:

- TDM 0
- TDM 1
- I<sup>2</sup>S
- · Left-justified
- TDM 1.5

The left-justified, TDM 0, and TDM 1.5 formats are valid in Master Mode only (i.e., BCLK and FSYNC are outputs from the CS48L32). These modes cannot be supported in Slave Mode.

The ASP interface formats are described in Section 4.6.2. The bit order is MSB-first in each case; data words are encoded in 2's complement (signed, fixed-point) format. Mono PCM operation can be supported using the TDM modes. Refer to Table 3-15 through Table 3-17 for signal timing information.



### 4.6.1 Master and Slave Mode Operation

The CS48L32 audio serial ports can operate as a master or slave, as shown in Fig. 4-39 and Fig. 4-40. The associated control bits are described in Section 4.7. Note that the BCLK and FSYNC signals are independently configurable as inputs or outputs, enabling mixed master/slave operation.



Figure 4-39. Master Mode

Figure 4-40. Slave Mode

### 4.6.2 Audio Data Formats

The CS48L32 audio serial ports can be configured to operate in I<sup>2</sup>S, left-justified, TDM 0, TDM 1, or TDM 1.5 interface modes. Note that left-justified, TDM 0, and TDM 1.5 modes are valid in Master Mode only (i.e., BCLK and FSYNC are outputs from the CS48L32).

The ASPs also provide flexibility to support multiple slots of audio data within each FSYNC frame. This flexibility allows multiple audio channels to be supported within a single FSYNC frame.

The data formats described in this section are generic descriptions, assuming only one stereo pair of audio samples per FSYNC frame. In these cases, the ASP is configured to transmit (or receive) in the first available position in each frame (i.e., the Slot 0 position). The options for multichannel operation are described in Section 4.6.3.

The audio data modes supported by the CS48L32 are described as follows. Note that the polarity of the BCLK and FSYNC signals can be inverted if required; unless otherwise noted, the following descriptions assume the default, noninverted polarity of these signals.

 In TDM modes, the left channel MSB is available 0, 1, or 1.5 BCLK cycles following a rising edge of FSYNC. Right-channel data immediately follows left channel data. Depending on word length, BCLK frequency, and sample rate, there may be unused BCLK cycles between the LSB of the right channel data and the next sample.

In Master Mode, the FSYNC output resembles the frame pulse shown in Fig. 4-41 through Fig. 4-43. In Slave Mode, it is possible to use any length of frame pulse less than 1/Fs, providing the falling edge of the frame pulse occurs at least one BCLK period before the rising edge of the next frame pulse.

TDM mode is suited to mono PCM operation—data that is output at the start of the FSYNC frame is read as mono data by the receiving equipment. Mono PCM data received by the CS48L32 can be routed and mixed with stereo signal paths using the control fields described in Section 4.3.



TDM 0 Mode data format is shown in Fig. 4-41.



Figure 4-41. TDM 0 Data Format

TDM 1 Mode data format is shown in Fig. 4-42.



Figure 4-42. TDM 1 Data Format

TDM 1.5 Mode data format is shown in Fig. 4-42. Note that, in TDM 1.5 Mode, the BCLK polarity must be inverted, as shown.





In I<sup>2</sup>S Mode, the MSB is available on the second rising edge of BCLK following a FSYNC transition. The other bits up to the LSB are then transmitted in order. Depending on word length, BCLK frequency, and sample rate, there may be unused BCLK cycles between the LSB of one sample and the MSB of the next.

I<sup>2</sup>S Mode data format is shown in Fig. 4-44.



Figure 4-44. I<sup>2</sup>S Data Format

 In Left-Justified Mode, the MSB is available on the first rising edge of BCLK following a FSYNC transition. The other bits up to the LSB are then transmitted in order. Depending on word length, BCLK frequency, and sample rate, there may be unused BCLK cycles before each FSYNC transition.



Left-Justified Mode data format is shown in Fig. 4-45.



Figure 4-45. Left-Justified Data Format

# 4.6.3 ASP Time-Slot Configuration

Multichannel operation is supported on ASP1–ASP2, with up to eight channels of input and output on ASP1, and up to four channels of input and output on ASP2. A high degree of flexibility is provided to define the position of the audio samples within each FSYNC frame; the audio channel samples may be arranged in any order within the frame. Note that, on each interface, all input and output channels must operate at the same sample rate (Fs).

Each audio channel can be enabled or disabled independently on the transmit (TX) and receive (RX) signal paths. For each enabled channel, the audio samples are assigned to one time slot within the FSYNC frame.

In TDM modes, the time slots are ordered consecutively from the start of the FSYNC frame. In I<sup>2</sup>S and left-justified modes, the even-numbered time slots are arranged in the first half of the FSYNC frame, and the odd-numbered time slots are arranged in the second half of the frame.

The time slots are assigned independently for the transmit (TX) and receive (RX) signal paths. There is no requirement to assign every available time slot to an audio sample; slots may be left unused, if desired. Care is required, however, to ensure that no time slot is allocated to more than one audio channel.

The number of BCLK cycles within a slot is configurable; this is the slot length. The number of valid data bits within a slot is also configurable; this is the word length. The number of BCLK cycles per FSYNC frame must be configured; it must be ensured that there are enough BCLK cycles within each FSYNC frame to transmit or receive all of the enabled audio channels.

Examples of the ASP time-slot configurations are shown in Fig. 4-46 through Fig. 4-48.

Fig. 4-46 shows an example of TDM 1 Mode data format. Four enabled audio channels are shown, allocated to time slots 0 through 3.



Figure 4-46. TDM 1 Mode Example



Fig. 4-47 shows an example of I<sup>2</sup>S format. Four enabled channels are shown, allocated to time slots 0 through 3.





Fig. 4-48 shows an example of left-justified format. Six enabled channels are shown.



Figure 4-48. Left-Justified Example

#### 4.6.4 ASP Operation Between Three or More Devices

The ASP operation described in Section 4.6.3 illustrates how multiple audio channels can be interleaved on a single DIN or DOUT pin. The interface allocates time slots, for use by each audio channel in turn. This configuration is implemented between two devices using the electrical connections shown Fig. 4-39 and Fig. 4-40.

It is also possible for the ASPs to operate between three or more devices. This allows one codec to transmit or receive audio data between two other devices simultaneously on a single ASP, as shown in Fig. 4-49, Fig. 4-50, and Fig. 4-51.

The CS48L32 provides full support for ASP operation between multiple devices. The DOUT pin can be tristated when not transmitting data, in order to allow other devices to transmit on the same wire. The behavior of the DOUT pin is configurable, to allow maximum flexibility to interface with other devices in this way.

Typical configurations of ASP operation between three devices are shown in Fig. 4-49, Fig. 4-50, and Fig. 4-51.





Figure 4-49. ASP Operation with CS48L32 as Master



Figure 4-51. ASP Operation with Processor as Master

# 4.7 Audio Serial Port Control

This section describes the configuration of the ASP signal paths.







ASP1 supports up to eight input signal paths and up to eight output signal paths. ASP2 supports up to four input signal paths and up to four output signal paths. The ASPs can be configured as master or slave interfaces; mixed master/slave configurations are also possible.

Each input and output signal path can be independently enabled or disabled. The ASP output (TX) and ASP input (RX) paths use shared BCLK and FSYNC control signals. The ASPs support flexible data formats, selectable word length, configurable time-slot allocations, and data-output (DOUT) tristate control.

The ASP interfaces provide full support for 32-bit data words (input and output). Audio data samples up to 32 bits can be routed to the ASP paths. Note that other signal paths and signal-processing blocks within the digital core are limited to 24-bit data length; data samples are truncated to 24-bit length if they are routed through any function that does not support 32-bit data words.

The audio serial ports can be reconfigured on-the-fly (i.e., while input/output channels are enabled), though some restrictions must be observed. Care is required to ensure that any on-the-fly reconfiguration does not cause corruption to the active signal paths.

## 4.7.1 ASP Sample-Rate Control

The ASP RX inputs may be selected as input to the digital mixers or signal-processing functions within the CS48L32 digital core. The ASP TX outputs are derived from the respective output mixers.

The sample rate for each audio serial port ASP*n* is configured using the respective ASP*n*\_RATE field—see Table 4-21. The ASP supports on-the-fly changes to the sample-rate selection, but seamless transition of active channels is not possible.

Note that sample-rate conversion is required when routing the ASP paths to any signal chain that is configured for a different sample rate.

# 4.7.2 ASP Pin Configuration

The external connections associated with each ASP are implemented on multifunction GPIO pins, which must be configured for the respective ASP functions when required. The ASP connections are pin-specific alternative functions available on specific GPIO pins. See Section 4.10 to configure the GPIO pins for ASP operation.

The CS48L32 supports configurable drive-strength control for the digital-output pins. The drive strength of the ASP1–ASP2 output pins is configured using the respective GPIO control fields described in Table 4-49.

Integrated pull-up and pull-down resistors can be enabled on the ASP*n*\_FSYNC, ASP*n*\_BCLK and ASP*n*\_DIN pins. This is provided as part of the GPIO functionality, and provides a flexible capability for interfacing with other devices. The CS48L32 also provides a bus-keeper function on the GPIO pins; the bus-keeper holds the logic level unchanged whenever the pin is undriven (e.g., if the signal is tristated)—see Section 4.10 for further details.

# 4.7.3 ASP Master/Slave Control

The audio serial ports can operate in master or slave modes and also in mixed master/slave configurations. In Master Mode, the BCLK and FSYNC signals are generated by the CS48L32 when any of the respective audio serial port channels is enabled. In Slave Mode, the BCLK and FSYNC pins are configured as inputs, to allow another device to drive the respective signals.

The BCLK master/slave configuration is set as follows:

- Master Mode is selected on the ASP*n*\_BCLK pin by setting ASP*n*\_BCLK\_MSTR. In Master Mode, the ASP*n*\_BCLK signal is generated by the CS48L32 if one or more ASP*n* channels is enabled.
- If the ASP*n*\_BCLK\_FRC bit is set in BCLK Master Mode, the ASP*n*\_BCLK signal is output at all times, including when none of the ASP*n* channels is enabled.
- The ASPn\_BCLK signal can be inverted in master or slave modes using the ASPn\_BCLK\_INV bit.

**Note:** BCLK inversion must be enabled (ASP*n*\_BCLK\_INV = 1) if TDM 1.5 Mode is selected.

The FSYNC master/slave configuration is set as follows:

- Master Mode is selected on the ASP*n*\_FSYNC pin by setting ASP*n*\_FSYNC\_MSTR. In Master Mode, the ASP*n*\_FSYNC signal is generated by the CS48L32 if one or more ASP*n* channels is enabled.
- If ASPn\_FSYNC\_FRC is set in FSYNC Master Mode, the ASPn\_FSYNC signal is output at all times, including when none of the ASPn channels is enabled. Note that ASPn\_FSYNC is derived from ASPn\_BCLK, and an internal or external ASPn\_BCLK signal must be present to generate ASPn\_FSYNC.
- The ASPn\_FSYNC signal can be inverted in master or slave modes using the ASPn\_FSYNC\_INV bit.

The ASP master/slave control registers are described in Table 4-35. Note that all ASP*n* channels should be disabled when changing the master/slave configuration of the respective ASP.

| Register Address | Bit | Label           | Default | Description                                  |
|------------------|-----|-----------------|---------|----------------------------------------------|
| R24584 (0x6008)  | 6   | ASP1_BCLK_INV   | 0       | ASP1 Audio Serial Port BCLK Invert           |
| ASP1_CONTROL2    |     |                 |         | 0 = ASP1_BCLK not inverted                   |
|                  |     |                 |         | 1 = ASP1_BCLK inverted                       |
|                  | 5   | ASP1_BCLK_FRC   | 0       | ASP1 Audio Serial Port BCLK Output Control   |
|                  |     |                 |         | 0 = Normal                                   |
|                  |     |                 |         | 1 = ASP1_BCLK always enabled in Master Mode  |
|                  | 4   | ASP1_BCLK_MSTR  | 0       | ASP1 Audio Serial Port BCLK Master Select    |
|                  |     |                 |         | 0 = ASP1_BCLK Slave Mode                     |
|                  |     |                 |         | 1 = ASP1_BCLK Master Mode                    |
|                  | 2   | ASP1_FSYNC_INV  | 0       | ASP1 Audio Serial Port FSYNC Invert          |
|                  |     |                 |         | 0 = ASP1_FSYNC not inverted                  |
|                  |     |                 |         | 1 = ASP1_FSYNC inverted                      |
|                  | 1   | ASP1_FSYNC_FRC  | 0       | ASP1 Audio Serial Port FSYNC Output Control  |
|                  |     |                 |         | 0 = Normal                                   |
|                  |     |                 |         | 1 = ASP1_FSYNC always enabled in Master Mode |
|                  | 0   | ASP1_FSYNC_MSTR | 0       | ASP1 Audio Serial Port FSYNC Master Select   |
|                  |     |                 |         | 0 = ASP1_FSYNC Slave Mode                    |
|                  |     |                 |         | 1 = ASP1_FSYNC Master Mode                   |
| R24712 (0x6088)  | 6   | ASP2_BCLK_INV   | 0       | ASP2 Audio Serial Port BCLK Invert           |
| ASP2_CONTROL2    |     |                 |         | 0 = ASP2_BCLK not inverted                   |
|                  |     |                 |         | 1 = ASP2_BCLK inverted                       |
|                  | 5   | ASP2_BCLK_FRC   | 0       | ASP2 Audio Serial Port BCLK Output Control   |
|                  |     |                 |         | 0 = Normal                                   |
|                  |     |                 |         | 1 = ASP2_BCLK always enabled in Master Mode  |
|                  | 4   | ASP2_BCLK_MSTR  | 0       | ASP2 Audio Serial Port BCLK Master Select    |
|                  |     |                 |         | 0 = ASP2_BCLK Slave Mode                     |
|                  |     |                 |         | 1 = ASP2_BCLK Master Mode                    |
|                  | 2   | ASP2_FSYNC_INV  | 0       | ASP2 Audio Serial Port FSYNC Invert          |
|                  |     |                 |         | 0 = ASP2_FSYNC not inverted                  |
|                  |     |                 |         | 1 = ASP2_FSYNC inverted                      |
|                  | 1   | ASP2_FSYNC_FRC  | 0       | ASP2 Audio Serial Port FSYNC Output Control  |
|                  |     |                 | 1       | 0 = Normal                                   |
|                  |     |                 |         | 1 = ASP2_FSYNC always enabled in Master Mode |
|                  | 0   | ASP2_FSYNC_MSTR | 0       | ASP2 Audio Serial Port FSYNC Master Select   |
|                  |     |                 | 1       | 0 = ASP2_FSYNC Slave Mode                    |
|                  |     |                 |         | 1 = ASP2_FSYNC Master Mode                   |

#### Table 4-35. ASP Master/Slave Control

# 4.7.4 ASP Signal Path Enable

The ASP1 interface supports up to eight input (RX) channels and up to eight output (TX) channels. The ASP2 interface supports up to four input (RX) channels and up to four output (TX) channels. Each channel is enabled or disabled using the bits defined in Table 4-36.

The system clock, SYSCLK, must be configured and enabled before any audio path is enabled. See Section 4.8 for details of the system clocks.



The audio serial ports can be reconfigured on-the-fly (i.e., while input/output channels are enabled), though some restrictions must be observed, as noted in the respective functional descriptions. Care is required to ensure that any on-the-fly reconfiguration does not cause corruption to the active signal paths.

The CS48L32 performs automatic checks to confirm that the SYSCLK frequency is high enough to support the commanded signal paths and processing functions. If the frequency is too low, an attempt to enable an ASP signal path fails. Note that active signal paths are not affected under such circumstances.

The ASP signal-path-enable registers are described in Table 4-36.

| Register Address | Bit | Label       | Default | Description                                       |
|------------------|-----|-------------|---------|---------------------------------------------------|
| R24576 (0x6000)  | 23  | ASP1_RX8_EN | 0       | ASP1 Audio Serial Port RX Channel <i>n</i> Enable |
| ASP1_ENABLES1    | 22  | ASP1_RX7_EN | 0       | 0 = Disabled                                      |
|                  | 21  | ASP1_RX6_EN | 0       | 1 = Enabled                                       |
|                  | 20  | ASP1_RX5_EN | 0       |                                                   |
|                  | 19  | ASP1_RX4_EN | 0       |                                                   |
|                  | 18  | ASP1_RX3_EN | 0       |                                                   |
|                  | 17  | ASP1_RX2_EN | 0       |                                                   |
|                  | 16  | ASP1_RX1_EN | 0       |                                                   |
|                  | 7   | ASP1_TX8_EN | 0       | ASP1 Audio Serial Port TX Channel <i>n</i> Enable |
|                  | 6   | ASP1_TX7_EN | 0       | 0 = Disabled                                      |
|                  | 5   | ASP1_TX6_EN | 0       | 1 = Enabled                                       |
|                  | 4   | ASP1_TX5_EN | 0       |                                                   |
|                  | 3   | ASP1_TX4_EN | 0       |                                                   |
|                  | 2   | ASP1_TX3_EN | 0       |                                                   |
|                  | 1   | ASP1_TX2_EN | 0       |                                                   |
|                  | 0   | ASP1_TX1_EN | 0       |                                                   |
| R24704 (0x6080)  | 19  | ASP2_RX4_EN | 0       | ASP2 Audio Serial Port RX Channel <i>n</i> Enable |
| ASP2_ENABLES1    | 18  | ASP2_RX3_EN | 0       | 0 = Disabled                                      |
|                  | 17  | ASP2_RX2_EN | 0       | 1 = Enabled                                       |
|                  | 16  | ASP2_RX1_EN | 0       |                                                   |
|                  | 3   | ASP2_TX4_EN | 0       | ASP2 Audio Serial Port TX Channel <i>n</i> Enable |
|                  | 2   | ASP2_TX3_EN | 0       | 0 = Disabled                                      |
|                  | 1   | ASP2_TX2_EN | 0       | 1 = Enabled                                       |
|                  | 0   | ASP2_TX1_EN | 0       |                                                   |

#### Table 4-36. ASP Signal Path Enable

# 4.7.5 ASP BCLK and FSYNC Control

The ASP*n*\_FSYNC frequency is configured using ASP*n*\_RATE (see Table 4-21). This field selects one of up to four sample rates as described in Section 4.8.2. The four available sample rates are configured using SAMPLE\_RATE\_*n* (where n = 1, 2, 3, or 4).

The ASP*n*\_BCLK frequency is configured using ASP*n*\_BCLK\_FREQ, as described in Table 4-37. Note that the BCLK frequency must be configured if ASP*n*\_BCLK\_MSTR = 1 or ASP*n*\_FSYNC\_MSTR = 1. In Slave Mode (ASP*n*\_BCLK\_MSTR = 0 and ASP*n*\_FSYNC\_MSTR = 0), the ASP*n*\_BCLK\_FREQ field is not used.

Note that, if BCLK\_MSTR = 1, the selected ASP $n_BCLK$  frequency must be less than or equal to SYSCLK / 2. See Section 4.8 for details of SYSCLK and the associated control registers.

Note that all ASP*n* channels should be disabled when changing the BCLK frequency of the respective ASP.



| <b>Register Address</b> | Bit | Label      | Default |                  | Description       |                              |
|-------------------------|-----|------------|---------|------------------|-------------------|------------------------------|
| R24580 (0x6004)         | 5:0 | ASP1_BCLK_ | 0x28    | ASP1_BCLK Rate   |                   |                              |
| ASP1_                   |     | FREQ[5:0]  |         | 0x0C = 128 kHz   | 0x15 = 768 kHz    | 0x26 = 5.6448 MHz            |
| CONTROL1                |     |            |         | 0x0D = 176.4 kHz | 0x17 = 1.024 MHz  | 0x28 = 6.144 MHz             |
|                         |     |            |         | 0x0E = 192 kHz   | 0x19 = 1.4112 MHz | 0x2F = 8.192 MHz             |
|                         |     |            |         | 0x0F = 256 kHz   | 0x1B = 1.536 MHz  | 0x31 = 11.2896 MHz           |
|                         |     |            |         | 0x10 = 352.8 kHz | 0x1D = 2.048 MHz  | 0x33 = 12.288 MHz            |
|                         |     |            |         | 0x11 = 384 kHz   | 0x1F = 2.8824 MHz | 0x39 = 22.5792 MHz           |
|                         |     |            |         | 0x12 = 512 kHz   | 0x21 = 3.072 MHz  | 0x3B = 24.576 MHz            |
|                         |     |            |         | 0x13 = 705.6 kHz | 0x24 = 4.096 MHz  | All other codes are reserved |
| R24708 (0x6084)         | 5:0 | ASP2_BCLK_ | 0x28    | ASP2_BCLK Rate   |                   |                              |
| ASP2_                   |     | FREQ[5:0]  |         | 0x0C = 128 kHz   | 0x15 = 768 kHz    | 0x26 = 5.6448 MHz            |
| CONTROL1                |     |            |         | 0x0D = 176.4 kHz | 0x17 = 1.024 MHz  | 0x28 = 6.144 MHz             |
|                         |     |            |         | 0x0E = 192 kHz   | 0x19 = 1.4112 MHz | 0x2F = 8.192 MHz             |
|                         |     |            |         | 0x0F = 256 kHz   | 0x1B = 1.536 MHz  | 0x31 = 11.2896 MHz           |
|                         |     |            |         | 0x10 = 352.8 kHz | 0x1D = 2.048 MHz  | 0x33 = 12.288 MHz            |
|                         |     |            |         | 0x11 = 384 kHz   | 0x1F = 2.8824 MHz | 0x39 = 22.5792 MHz           |
|                         |     |            |         | 0x12 = 512 kHz   | 0x21 = 3.072 MHz  | 0x3B = 24.576 MHz            |
|                         |     |            |         | 0x13 = 705.6 kHz | 0x24 = 4.096 MHz  | All other codes are reserved |

#### Table 4-37. ASP BCLK Control

### 4.7.6 ASP Digital Audio Data Control

The fields controlling the audio data format, word length, and slot configurations for ASP1–ASP2 are described in Table 4-38 and Table 4-39 respectively.

The ASP*n* data format is configured using ASP*n*\_FMT. Note that left-justified, TDM 0, and TDM 1.5 modes are valid in Master Mode only (i.e., BCLK and FSYNC are outputs from the CS48L32). BCLK inversion must be enabled (ASP*n*\_BCLK\_INV = 1) if TDM 1.5 Mode is selected.

The ASP*n* slot width is the number of BCLK cycles in each time slot within the overall FSYNC frame. This is configured using the ASP $n_TXm_WIDTH$  and ASP $n_RXm_WIDTH$  fields. In typical use cases, the slot width is equal to the data width (i.e., number of data bits per sample).

The data width (number of valid data bits within each time slot) is configurable using ASP*n*\_TX*m*\_WL and ASP*n*\_RX*m*\_WL. If the data width is less than the slot width, there are unused BCLK cycles at the end of each time slot; the unused data bits in these cycles are set to 0 on the TX paths and are ignored on the RX paths.

For each ASP input (RX) and ASP output (TX) channel, the position of the audio data sample within the FSYNC frame is configurable. The x\_SLOT fields define the time-slot position of the audio sample for the associated audio channel. Valid selections are Slot 0 upwards. The time slots are numbered as shown in Fig. 4-46 through Fig. 4-48.

Note that, in TDM modes, the time slots are ordered consecutively from the start of the FSYNC frame. In I<sup>2</sup>S and left-justified modes, the even-numbered time slots are arranged in the first half of the FSYNC frame, and the odd-numbered time slots are arranged in the second half of the frame.



The ASP1 data control fields are described in Table 4-38. Note that all ASP*n* channels should be disabled when changing the ASP*n* data format. The slot-configuration fields can be updated on-the-fly, subject to the conditions noted in Table 4-38.

| Register Address | Bit   | Label              | Default | Description                                                       |
|------------------|-------|--------------------|---------|-------------------------------------------------------------------|
| R24584 (0x6008)  | 31:24 | ASP1_RX_WIDTH[7:0] | 0x18    | ASP1 RX Slot Width (Number of BCLK cycles per slot)               |
| ASP1_CONTROL2    |       |                    |         | Integer (LSB = 1); Valid from 16 to 128.                          |
|                  |       |                    |         | All ASP1 RX channels must be disabled when writing to this field. |
|                  | 23:16 | ASP1_TX_WIDTH[7:0] | 0x18    | ASP1 TX Slot Width (Number of BCLK cycles per slot)               |
|                  |       |                    |         | Integer (LSB = 1); Valid from 16 to 128.                          |
|                  |       |                    |         | All ASP1 TX channels must be disabled when writing to this field. |
|                  | 10:8  | ASP1_FMT[2:0]      | 010     | ASP1 Audio Serial Port Format                                     |
|                  |       |                    |         | 000 = TDM 1 Mode                                                  |
|                  |       |                    |         | 001 = TDM 0 Mode                                                  |
|                  |       |                    |         | 010 = I <sup>2</sup> S Mode                                       |
|                  |       |                    |         | 011 = Left-Justified Mode                                         |
|                  |       |                    |         | 100 = TDM 1.5 Mode                                                |
|                  |       |                    |         | Other codes are reserved.                                         |
|                  |       |                    |         | All ASP1 channels must be disabled when writing to this field.    |
| R24592 (0x6010)  | 29:24 | ASP1_TX4_SLOT[5:0] | 0x3     | ASP1 TX Channel n Slot position                                   |
| ASP1_FRAME_      | 21:16 | ASP1_TX3_SLOT[5:0] | 0x2     | Defines the TX time slot position of the Channel n audio sample.  |
| CONTROL1         | 13:8  | ASP1_TX2_SLOT[5:0] | 0x1     | Integer (LSB=1); Valid from 0 to 63.                              |
|                  | 5:0   | ASP1_TX1_SLOT[5:0] | 0x0     | TX Channel n must be disabled when configuring the respective     |
| R24596 (0x6014)  | 29:24 | ASP1_TX8_SLOT[5:0] | 0x7     | slot-position field.                                              |
| ASP1_FRAME_      | 21:16 | ASP1_TX7_SLOT[5:0] | 0x6     |                                                                   |
| CONTROL2         | 13:8  | ASP1_TX6_SLOT[5:0] | 0x5     |                                                                   |
|                  | 5:0   | ASP1_TX5_SLOT[5:0] | 0x4     |                                                                   |
| R24608 (0x6020)  | 29:24 | ASP1_RX4_SLOT[5:0] | 0x3     | ASP1 RX Channel n Slot position                                   |
| ASP1_FRAME_      | 21:16 | ASP1_RX3_SLOT[5:0] | 0x2     | Defines the RX time slot position of the Channel n audio sample.  |
| CONTROL5         | 13:8  | ASP1_RX2_SLOT[5:0] | 0x1     | Integer (LSB=1); Valid from 0 to 63.                              |
|                  | 5:0   | ASP1_RX1_SLOT[5:0] | 0x0     | RX Channel n must be disabled when configuring the respective     |
| R24612 (0x6024)  | 29:24 | ASP1_RX8_SLOT[5:0] | 0x7     | slot-position field.                                              |
| ASP1_FRAME_      | 21:16 | ASP1_RX7_SLOT[5:0] | 0x6     |                                                                   |
| CONTROL6         | 13:8  | ASP1_RX6_SLOT[5:0] | 0x5     |                                                                   |
|                  | 5:0   | ASP1_RX5_SLOT[5:0] | 0x4     |                                                                   |
| R24624 (0x6030)  | 5:0   | ASP1_TX_WL[5:0]    | 0x20    | ASP1 TX Data Width (Number of valid data bits per slot)           |
| ASP1_DATA_       |       |                    |         | Integer (LSB = 1); Valid from 16 to 32.                           |
| CONTROL1         |       |                    |         | All ASP1 TX channels must be disabled when writing to this field. |
| R24640 (0x6040)  | 5:0   | ASP1_RX_WL[5:0]    | 0x20    | ASP1 RX Data Width (Number of valid data bits per slot)           |
| ASP1_DATA_       |       |                    |         | Integer (LSB = 1); Valid from 16 to 32.                           |
| CONTROL5         |       |                    |         | All ASP1 RX channels must be disabled when writing to this field. |

#### Table 4-38. ASP1 Digital Audio Data Control



The ASP2 data control fields are described in Table 4-39.

| Register Address | Bit   | Label              | Default | Description                                                                        |
|------------------|-------|--------------------|---------|------------------------------------------------------------------------------------|
| R24712 (0x6088)  | 31:24 | ASP2_RX_WIDTH[7:0] | 0x18    | ASP2 RX Slot Width (Number of BCLK cycles per slot)                                |
| ASP2_CONTROL2    |       |                    |         | Integer (LSB = 1); Valid from 16 to 128.                                           |
|                  |       |                    |         | All ASP2 RX channels must be disabled when writing to this field.                  |
|                  | 23:16 | ASP2_TX_WIDTH[7:0] | 0x18    | ASP2 TX Slot Width (Number of BCLK cycles per slot)                                |
|                  |       |                    |         | Integer (LSB = 1); Valid from 16 to 128.                                           |
|                  |       |                    |         | All ASP2 TX channels must be disabled when writing to this field.                  |
|                  | 10:8  | ASP2_FMT[2:0]      | 010     | ASP2 Audio Serial Port Format                                                      |
|                  |       |                    |         | 000 = TDM 1 Mode                                                                   |
|                  |       |                    |         | 001 = TDM 0 Mode                                                                   |
|                  |       |                    |         | 010 = I <sup>2</sup> S Mode                                                        |
|                  |       |                    |         | 011 = Left-Justified Mode                                                          |
|                  |       |                    |         | 100 = TDM 1.5 Mode                                                                 |
|                  |       |                    |         | Other codes are reserved.                                                          |
| R24720 (0x6090)  | 29:24 | ASP2_TX4_SLOT[5:0] | 0x3     | ASP2 TX Channel n Slot position                                                    |
| AS2_FRAME_       | 21:16 | ASP2_TX3_SLOT[5:0] | 0x2     | Defines the TX time slot position of the Channel n audio sample.                   |
| CONTROL1         | 13:8  | ASP2_TX2_SLOT[5:0] | 0x1     | Integer (LSB=1); Valid from 0 to 63.                                               |
|                  | 5:0   | ASP2_TX1_SLOT[5:0] | 0x0     | TX Channel n must be disabled when configuring the respective slot-position field. |
| R24736 (0x60A0)  | 29:24 | ASP2_RX4_SLOT[5:0] | 0x3     | ASP2 RX Channel n Slot position                                                    |
| ASP2_FRAME_      | 21:16 | ASP2_RX3_SLOT[5:0] | 0x2     | Defines the RX time slot position of the Channel n audio sample.                   |
| CONTROL5         | 13:8  | ASP2_RX2_SLOT[5:0] | 0x1     | Integer (LSB=1); Valid from 0 to 63.                                               |
|                  | 5:0   | ASP2_RX1_SLOT[5:0] | 0x0     | RX Channel n must be disabled when configuring the respective slot-position field. |
| R24752 (0x60B0)  | 5:0   | ASP2_TX_WL[5:0]    | 0x20    | ASP2 TX Data Width (Number of valid data bits per slot)                            |
| ASP2_DATA_       |       |                    |         | Integer (LSB = 1); Valid from 16 to 32.                                            |
| CONTROL1         |       |                    |         | All ASP2 TX channels must be disabled when writing to this field.                  |
| R24768 (0x60C0)  | 5:0   | ASP2_RX_WL[5:0]    | 0x20    | ASP2 RX Data Width (Number of valid data bits per slot)                            |
| ASP2_DATA_       |       |                    |         | Integer (LSB = 1); Valid from 16 to 32.                                            |
| CONTROL5         |       |                    |         | All ASP2 RX channels must be disabled when writing to this field.                  |

#### Table 4-39. ASP2 Digital Audio Data Control

# 4.7.7 DOUT Tristate Control

If the CS48L32 is not transmitting data, the DOUT signal is either held at Logic 0 or is undriven (high impedance). The behavior is configured using ASP*n*\_DOUT\_HIZ\_CTRL.

- If one or more TX channels is enabled, the DOUT drive status during unused time slots is controlled by Bit 0 of ASPn\_DOUT\_HIZ\_CTRL.
- If all TX channels are disabled, the DOUT drive status is controlled by Bit 1 of ASPn\_DOUT\_HIZ\_CTRL.



The ASPn\_DOUT tristate-control fields are described in Table 4-40.

Table 4-40. ASP TDM and Tristate Control

| Register Address | Bit | Label          | Default | Description                                                                                        |
|------------------|-----|----------------|---------|----------------------------------------------------------------------------------------------------|
| R24588 (0x600C)  | 1:0 | ASP1_DOUT_HIZ_ | 10      | ASP1_DOUT Tristate Control                                                                         |
| ASP1_CONTROL3    |     | CTRL[1:0]      |         | 00 = Logic 0 during unused time slots, Logic 0 if all transmit channels are disabled               |
|                  |     |                |         | 01 = High impedance during unused time slots, Logic 0 if all transmit channels are disabled        |
|                  |     |                |         | 10 = Logic 0 during unused time slots, High impedance if all transmit channels are disabled        |
|                  |     |                |         | 11 = High impedance during unused time slots, High impedance if all transmit channels are disabled |
| R24716 (0x608C)  | 1:0 | ASP2_DOUT_HIZ_ | 10      | ASP2_DOUT Tristate Control                                                                         |
| ASP2_CONTROL3    |     | CTRL[1:0]      |         | 00 = Logic 0 during unused time slots, Logic 0 if all transmit channels are disabled               |
|                  |     |                |         | 01 = High impedance during unused time slots, Logic 0 if all transmit<br>channels are disabled     |
|                  |     |                |         | 10 = Logic 0 during unused time slots, High impedance if all transmit<br>channels are disabled     |
|                  |     |                |         | 11 = High impedance during unused time slots, High impedance if all transmit channels are disabled |

# 4.8 Clocking and Sample Rates

The CS48L32 requires a clock reference for its internal functions and also for the input (ADC) paths and audio serial ports. Under typical clocking configurations, all commonly used audio sample rates can be derived directly from the external reference; for additional flexibility, the CS48L32 incorporates an FLL circuit to perform frequency conversion and filtering.

External clock signals may be connected via the MCLK1 input pin. In ASP Slave Modes, the BCLK signals may be used as a reference for the system clocks. The input-path PDM interfaces can also provide the clock reference, when used as the input to one of the FLLs. To avoid audible glitches, all clock configurations must be set up before enabling playback.

## 4.8.1 System Clocking Overview

The SYSCLK system clock is the reference clocks for all the audio signal paths on the CS48L32. Up to four different sample rates may be independently selected for audio interfaces and other input/output signal paths; each selected sample rate must be synchronized to SYSCLK as described in Section 4.8.2.

The SYSCLK system clock is also the reference clock for the programmable Halo Core DSP on the CS48L32. A wide range of frequencies can be supported; a programmable clock divider is provided for the DSP, allowing the clocking (and power consumption) to be optimized according to the applicable processing requirements. See Section 4.3 for further details.

Excluding the DSP, each subsystem within the CS48L32 digital core is clocked at a dynamically controlled rate, limited by the SYSCLK frequency. For maximum signal mixing and processing capacity, it is recommended that the highest possible SYSCLK frequency is configured.

The DSP is clocked at the SYSCLK rate (or supported divisions of the SYSCLK frequency). The SYSCLK configuration must ensure that sufficient clock cycles are available for the processing requirements of the DSP. The requirements vary, according to the particular software that is in use.

## 4.8.2 Sample-Rate Control

The CS48L32 audio signal paths are synchronized to the SYSCLK system clock. Different sample rates may be selected for each of the digital audio interfaces (ASP*n*) and for the input (ADC/PDM) paths, but each enabled interface must still be synchronized to SYSCLK.



The CS48L32 supports a maximum of four different sample rates at any time, configured using SAMPLE\_RATE\_1, SAMPLE\_RATE\_2, SAMPLE\_RATE\_3, and SAMPLE\_RATE\_4. The sample rates must each be numerically related to each other and to the SYSCLK frequency (further details of these requirements are provided in Table 4-41 and the accompanying text).

Each of the audio interfaces, input paths, and output paths is associated with one of the sample rates selected by the SAMPLE\_RATE\_*n* fields.

When any of the SAMPLE\_RATE\_*n* fields is written to, the activation of the new setting is automatically synchronized by the CS48L32 to ensure continuity of all active signal paths. The SAMPLE\_RATE\_*n*\_STS bits provide indication of the sample rate selections that have been implemented.

The following restrictions must be observed regarding the sample-rate control configuration:

- If 384 kHz or 768 kHz PDM clock rate is selected, the supported sample rate for the respective input paths is restricted as described in Table 4-1. The sample rate for the input signal paths can be set globally, or can be configured independently for each input channel—see Section 4.2.5.
- The isochronous sample-rate converters (ISRCs) support sample rates 8–192 kHz. The sample-rate conversion ratio must be an integer (1–24) or equal to 1.5.
- All external clock references (MCLK input or Slave Mode ASP input) must be within 1% of the applicable register field settings.

# 4.8.3 SYSCLK Configuration

The SYSCLK clock may be provided directly from external inputs (MCLK, or Slave Mode BCLK inputs). Alternatively, SYSCLK can be derived using the integrated FLL, with MCLK, BCLK, or PDM\_CLK as a reference. The SYSCLK must be configured and enabled before any audio path is enabled.

The required SYSCLK frequency is dependent on the SAMPLE\_RATE\_*n* fields. Table 4-41 illustrates the valid SYSCLK frequencies for every supported sample rate.

The SYSCLK frequency must be valid for all of the SAMPLE\_RATE\_*n* fields. It follows that all of the SAMPLE\_RATE\_*n* fields must select numerically-related values, that is, all from the same group of sample rates as represented in Table 4-41.

| SYSCLK Frequency (MHz) | SYSCLK_FREQ       | SYSCLK_FRAC | Sample Rate (kHz) | SAMPLE_RATE_n |
|------------------------|-------------------|-------------|-------------------|---------------|
| 6.144                  | 000               | 0           | 12                | 0x01          |
| 12.288                 | 001               |             | 24                | 0x02          |
| 24.576<br>49.152       | 010<br>011        |             | 48                | 0x03          |
| 98.304                 | 100               |             | 96                | 0x04          |
| 00.001                 | 100               |             | 192               | 0x05          |
|                        |                   |             | 8                 | 0x11          |
|                        |                   |             | 16                | 0x12          |
|                        |                   |             | 32                | 0x13          |
| 5.6448                 | 000               | 1           | 11.025            | 0x09          |
| 11.2896                | 001<br>010<br>011 | 010         | 22.05             | 0x0A          |
| 22.5792<br>45.1584     |                   |             | 44.1              | 0x0B          |
| 90.3168                | 100               |             | 88.2              | 0x0C          |
| 00.0100                | .50               | 100         | 176.4             | 0x0D          |

#### Table 4-41. SYSCLK Frequency Selection

**Note:** The SAMPLE\_RATE\_*n* fields must each be set to a value from the same group of sample rates, and from the same group as the SYSCLK frequency.

SYSCLK\_SRC is used to select the SYSCLK source, as described in Table 4-42. The source may be MCLK1, ASP*n*\_BCLK, or FLL1. If FLL1 is selected as the source, the FLL must be enabled and configured, as described in Section 4.8.7.

Note: If FLL1 is selected as SYSCLK source, two different clock frequencies are available. Typical use cases should select a SYSCLK frequency equal to F<sub>FLL1</sub> × 2 (i.e., in the range 90–100 MHz). A lower frequency selection, equal to F<sub>FLL1</sub>, is provided to support low-power always-on use cases.

SYSCLK\_FREQ and SYSCLK\_FRAC must be set according to the frequency of the selected SYSCLK source.



The SYSCLK-referenced circuits within the digital core are clocked at a dynamically controlled rate that is limited by the SYSCLK frequency. For maximum signal mixing and processing capacity, the highest possible SYSCLK frequency should be used.

The SAMPLE\_RATE\_*n* fields are set according to the sample rates that are required by one or more of the CS48L32 audio interfaces. The CS48L32 supports sample rates ranging from 8–192 kHz. See Section 4.8.2 for further details of the supported sample rates for each of the digital-core functions.

The SYSCLK signal is enabled by setting SYSCLK\_EN. The applicable clock source (MCLK1, ASP*n*\_BCLK, or FLL1) must be enabled before setting SYSCLK\_EN. This bit should be cleared before stopping or removing the applicable clock source.

The CS48L32 supports seamless switching between clock sources. To change the SYSCLK configuration while SYSCLK is enabled, the SYSCLK\_FRAC, SYSCLK\_FREQ, and SYSCLK\_SRC fields must be updated together in one register write operation. Note that, if changing the frequency only (not the source), SYSCLK\_EN should be cleared before the clock frequency is updated. The current SYSCLK frequency and source can be read from the SYSCLK\_FREQ\_STS, SYSCLK\_FREQ\_FINE\_STS, and SYSCLK\_SRC\_STS fields.

The CS48L32 performs automatic checks to confirm that the SYSCLK frequency is high enough to support the commanded signal paths and processing functions. If the frequency is too low, an attempt to enable a signal path or processing function fails. Note that active signal paths are not affected under such circumstances.

The SYSCLK frequency check provides input to the interrupt-control circuit and can be used to trigger an interrupt event if the frequency is not high enough to support the commanded functionality—see Section 4.9.

# 4.8.4 Miscellaneous Clock Controls

The CS48L32 incorporates a 32 kHz clock circuit, which is required for input-signal debounce. The 32 kHz clock is also used to support the DSP-watchdog function. The 32 kHz clock must be configured and enabled whenever either of these features is used.

The 32 kHz clock can be generated automatically from SYSCLK, or may be provided externally via the MCLK1 input pin. The 32 kHz clock source is selected using CLK\_32K\_SRC. The 32 kHz clock is enabled by setting CLK\_32K\_EN.

A clock output (OPCLK, derived from SYSCLK) can be configured and output on GPIO pins—see Section 4.10 for details on configuring a GPIO pin for this function.

The CS48L32 provides an integrated pull-down resistor on the MCLK1 pin. This provides a flexible capability for interfacing with other devices.

The clocking scheme for the CS48L32 is shown in Fig. 4-52.





Figure 4-52. System Clocking

The CS48L32 clocking control registers are described in Table 4-42.

#### Table 4-42. Clocking Control

| Register Address | Bit | Label            | Default | Description                                      |
|------------------|-----|------------------|---------|--------------------------------------------------|
| R4144 (0x1030)   | 7   | MCLK1_PD         | 0       | MCLK1 Pull-Down Control                          |
| CLKGEN_PAD_      |     |                  |         | 0 = Disabled                                     |
| CTRL             |     |                  |         | 1 = Enabled                                      |
| R5120 (0x1400)   | 6   | CLK_32K_EN       | 0       | 32kHz Clock Enable                               |
| CLOCK32K         |     |                  |         | 0 = Disabled                                     |
|                  |     |                  |         | 1 = Enabled                                      |
|                  | 1:0 | CLK_32K_SRC[1:0] | 10      | 32kHz Clock Source                               |
|                  |     |                  |         | 00 = MCLK1 (direct) All other codes are reserved |
|                  |     |                  |         | 10 = SYSCLK (auto divided)                       |



| Register Address               | Bit   | Label                                   | Default |                                         | ription                               |
|--------------------------------|-------|-----------------------------------------|---------|-----------------------------------------|---------------------------------------|
| R5124 (0x1404)                 | 15    | SYSCLK_FRAC                             | 0       | SYSCLK Frequency                        |                                       |
| SYSTEM_CLOCK1                  |       |                                         |         | 0 = SYSCLK is a multiple of 6.144 I     | MHz                                   |
|                                |       |                                         |         | 1 = SYSCLK is a multiple of 5.6448      | MHz                                   |
|                                | 10:8  | SYSCLK FREQ[2:0]                        | 100     | SYSCLK Frequency                        |                                       |
|                                |       |                                         |         | 000 = 6.144 MHz (5.6448 MHz)            | 011 = 49.152 MHz (45.1584 MHz)        |
|                                |       |                                         |         | 001 = 12.288 MHz (11.2896 MHz)          | 100 = 98.304 MHz (90.3168 MHz)        |
|                                |       |                                         |         | 010 = 24.576 MHz (22.5792 MHz)          | All other codes are reserved          |
|                                |       |                                         |         |                                         | or 44.1 kHz–related sample rates only |
|                                | 6     | SYSCLK_EN                               | 0       | SYSCLK Control                          |                                       |
|                                | Ũ     |                                         | · ·     | 0 = Disabled                            |                                       |
|                                |       |                                         |         | 1 = Enabled                             |                                       |
|                                |       |                                         |         |                                         | he selected clock source is available |
|                                |       |                                         |         | at the selected frequency. Clear this   |                                       |
|                                |       |                                         |         | clock or changing the frequency of      |                                       |
|                                |       |                                         |         |                                         | SYSCLK frequency can be changed       |
|                                |       |                                         |         |                                         | h be used to change the clock source  |
|                                | 4:0   | SYSCLK_SRC[4:0]                         | 0x04    | SYSCLK Source                           |                                       |
|                                |       |                                         |         | 0x00 = MCLK1                            | 0x09 = ASP2_BCLK                      |
|                                |       |                                         |         | 0x04 = FLL1 × 2 (90–100 MHz)            | 0x0C = FLL1 (45–50 MHz)               |
|                                |       |                                         |         | 0x08 = ASP1 BCLK                        | All other codes are reserved          |
| R5128 (0x1408)                 | 31:16 | SYSCLK FREQ                             | 0x0000  | SYSCLK Frequency (Read only)            |                                       |
| SYSTEM_CLOCK2                  |       | FINE_STS[15:0]                          |         | Coded as LSB = 1/64 MHz.                |                                       |
| _                              | 10:8  | SYSCLK FREQ                             | 000     | SYSCLK Frequency (Read only)            |                                       |
|                                |       | STS[2:0]                                |         | 000 = 6.144  MHz (5.6448  MHz)          | 011 = 49.152 MHz (45.1584 MHz)        |
|                                |       |                                         |         | 001 = 12.288  MHz (11.2896  MHz)        | 100 = 98.304  MHz (90.3168  MHz)      |
|                                |       |                                         |         | 010 = 24.576  MHz (22.5792  MHz)        | All other codes are reserved          |
|                                |       |                                         |         |                                         | or 44.1 kHz–related sample rates only |
|                                |       |                                         |         | (i.e., SAMPLE_RATE_ $n = 0x09-0x0$      |                                       |
|                                | 4:0   | SYSCLK_SRC_                             | 0x00    | SYSCLK Source (Read only)               | ,                                     |
|                                |       | STS[4:0]                                |         | 0x00 = MCLK1                            | 0x09 = ASP2 BCLK                      |
|                                |       |                                         |         | 0x04 = FLL1 × 2 (90–100 MHz)            | 0x0C = FLL1 (45-50 MHz)               |
|                                |       |                                         |         | 0x08 = ASP1 BCLK                        | All other codes are reserved          |
| R5152 (0x1420)                 | 4:0   | SAMPLE RATE 1[4:0]                      | 0x03    | Sample Rate <i>n</i> select             |                                       |
| SAMPLE RATE1                   | 4.0   |                                         | 0,000   | 0x00 = None                             | 0x0B = 44.1 kHz                       |
| R5156 (0x1424)                 | 4:0   | SAMPLE RATE 2[4:0]                      | 0x03    | 0x01 = 12  kHz                          | 0x0C = 88.2  kHz                      |
| SAMPLE RATE2                   | 4.0   |                                         | 0700    | 0x01 = 12  kHz<br>0x02 = 24  kHz        | 0x0D = 176.4  kHz                     |
| R5160 (0x1428)                 | 4.0   | SAMPLE_RATE_3[4:0]                      | 0202    | 0x02 = 24  kHz<br>0x03 = 48  kHz        | 0x11 = 8  kHz                         |
|                                | 4:0   |                                         | 0x03    |                                         |                                       |
| SAMPLE_RATE3<br>R5164 (0x142C) | 4:0   | SAMPLE RATE 4[4:0]                      | 0x03    | 0x04 = 96  kHz                          | 0x12 = 16 kHz<br>0x13 = 32 kHz        |
| · · · ·                        | 4.0   | SAMPLE_RAIE_4[4.0]                      | 0x03    | 0x05 = 192 kHz                          |                                       |
| SAMPLE_RATE4                   |       |                                         |         | 0x09 = 11.025 kHz                       | All other codes are reserved          |
| D5404 (0, 4440)                | 1.0   |                                         | 0.00    | 0x0A = 22.05 kHz                        |                                       |
| R5184 (0x1440)                 | 4:0   | SAMPLE_RATE_1_                          | 0x00    | Sample Rate <i>n</i> status (read only) |                                       |
| SAMPLE_RATE_                   |       | STS[4:0]                                |         | 0x00 = None                             | 0x0B = 44.1 kHz                       |
| STATUS1                        | 4.0   |                                         | 0.000   | _0x01 = 12 kHz                          | 0x0C = 88.2 kHz                       |
| R5188 (0x1444)                 | 4:0   | SAMPLE_RATE_2_<br>STS[4:0]              | 0x00    | 0x02 = 24 kHz                           | 0x0D = 176.4 kHz                      |
| SAMPLE_RATE_<br>STATUS2        |       | 0,0[4.0]                                |         | 0x03 = 48 kHz                           | 0x11 = 8 kHz                          |
| R5192 (0x1448)                 | 4.0   |                                         | 0x00    | 0x04 = 96 kHz                           | 0x12 = 16 kHz                         |
|                                | 4:0   | SAMPLE_RATE_3_<br>STS[4:0]              | 0x00    | 0x05 = 192 kHz                          | 0x13 = 32 kHz                         |
| SAMPLE_RATE_<br>STATUS3        |       | 0,0[7.0]                                |         | 0x09 = 11.025 kHz                       | All other codes are reserved          |
| R5196 (0x144C)                 | 4:0   | SAMPLE RATE 4                           | 0x00    | 0x0A = 22.05 kHz                        |                                       |
|                                | 4.0   | SAMPLE_RATE_4_<br>STS[4:0]              | 0,000   |                                         |                                       |
| SAMPLE_RATE_<br>STATUS4        |       | - · · · · · · · · · · · · · · · · · · · |         |                                         |                                       |
| 5.7.1004                       | I     |                                         |         |                                         |                                       |

### Table 4-42. Clocking Control (Cont.)



In ASP Slave Modes, it is important to ensure SYSCLK is synchronized with the associated external FSYNC. This can be achieved by selecting MCLK1 as the SYSCLK source (provided it is derived from the same reference as the FSYNC), or else by selecting the BCLK signal as a reference input to one of the FLLs, as a source for SYSCLK.

If the ASP clock domain is not synchronized with the FSYNC, clicks arising from dropped or repeated audio samples occur, due to the inherent tolerances of multiple, asynchronous, system clocks. See Section 5.2 for further details on valid clocking configurations.

# 4.8.5 BCLK and FSYNC Control

The audio serial ports (ASP1–ASP2) use BCLK and FSYNC signals for synchronization. In Master Mode, these are output signals, generated by the CS48L32. In Slave Mode, these are input signals to the CS48L32. It is also possible to support mixed master/slave operation.

The BCLK and FSYNC signals are controlled as shown in Fig. 4-53. See Section 4.7 for details of the associated control fields.

Note that the BCLK and FSYNC signals are synchronized to SYSCLK. See Section 4.3.11 for further details.



Figure 4-53. BCLK and FSYNC Control

## 4.8.6 Control Interface Clocking

Register map access is possible with or without a system clock—there is no requirement for SYSCLK to be enabled when accessing the register map. See Section 4.11 for details of control-register access.

Timing specifications for the control interface is provided in Table 3-18. In some applications, additional system-wide constraints must be observed to ensure control interface limits are not exceeded. These constraints need to be considered if any of the following conditions is true:

- SYSCLK is enabled and is < 11.2896 MHz
- Control-register access is scheduled at register address 0x80000 or above

The control interface limits vary depending on the system clock (SYSCLK) configuration, the address of the control register access, and on which control interfaces are being used.



Table 4-43 describes valid system conditions for accessing the codec registers (0x0000–0x7FFFC). The control interfaces must operate within the limits represented by one of the permitted configurations shown, in accordance with the applicable SYSCLK frequency.

| Table 4-43. | Maximum Control | Interface Speeds- | -Codec Register Access |
|-------------|-----------------|-------------------|------------------------|
|-------------|-----------------|-------------------|------------------------|

| SYSCLK Condition     | SPI Interface |
|----------------------|---------------|
| SYSCLK is disabled   | 50 MHz        |
| SYSCLK < 11.2896 MHz | 26 MHz        |
| SYSCLK ≥ 11.2896 MHz | 50 MHz        |

Table 4-44 describes valid system conditions for accessing the DSP firmware registers (0x80000 and above). The control interfaces must operate within the limits represented by one of the permitted configurations shown, in accordance with the applicable SYSCLK frequency.

| SYSCLK Condition     | SPI Interface |
|----------------------|---------------|
| SYSCLK is disabled   | 50 MHz        |
| SYSCLK < 11.2896 MHz | 11 MHz        |
| SYSCLK < 22.5792 MHz | 13 MHz        |
| SYSCLK < 45.1584 MHz | 26 MHz        |
| SYSCLK ≥ 45.1584 MHz | 50 MHz        |

### 4.8.7 Frequency-Locked Loop

The integrated FLL supports the clocking requirements of the CS48L32. It can be configured according to the available reference clocks and the application requirements. The reference clock may use a high frequency (e.g., 12.288 MHz) or low frequency (e.g., 32.768 kHz). The FLL is tolerant of jitter and may be used to generate a stable output clock from a less stable input reference.

#### 4.8.7.1 Overview

The FLL characteristics are summarized in Table 3-10. In normal operation, the FLL output is frequency locked to an input clock reference. The FLL can be used to generate a free-running clock in the absence of any external reference, as described in Section 4.8.7.6.

### 4.8.7.2 FLL Enable

The FLL is enabled by setting FLL1\_EN. Note that the other FLL fields should be configured before enabling the FLL; the FLL1\_EN bit should be set as the final step of the FLL1-enable sequence.

The FLL supports configurable free-running operation in FLL Hold Mode, using the FLL1\_HOLD bit described in Section 4.8.7.6. If the FLL is enabled and FLL Hold Mode is selected, the configured output frequency is maintained without any input reference required. Note that, once the FLL output has been established, the FLL is always free running if the input reference clock is stopped, regardless of the FLL1\_HOLD bit.

Note that, to disable the FLL while the input reference clock has stopped, FLL1\_HOLD must be set before clearing FLL1\_EN.

When changing FLL settings, it is recommended to disable the FLL by clearing FLL1\_EN before updating the other register fields. It is possible to configure the FLL while the FLL is enabled, as described in Section 4.8.7.4. As a general rule, however, it is recommended to configure the FLL before setting FLL1\_EN.

The procedure for configuring the FLL is described in the following subsections. The description is applicable to each of the FLLs; the associated control fields are described in Table 4-46.

### 4.8.7.3 Input Frequency Control

The main input reference is selected using FLL1\_REFCLK\_SRC. The available options are MCLK1, PDM\_CLK, and ASP*n*\_BCLK.



• The PDM\_CLK reference can be derived from auxiliary PDM interfaces. The applicable source is selected using PDM\_FLLCLK\_SRC (see Table 4-8). Note that the PDM\_CLK reference is only valid if the applicable PDM interface is operating in Slave Mode. See Section 4.2.10 for details of the auxiliary PDM interfaces.

The FLL1\_REFCLK\_DIV field controls a programmable divider on the selected input reference. The input can be divided by 1, 2, 4 or 8. The divider should be configured to bring the reference down to 13 MHz or below. For best performance, it is recommended that the highest possible frequency—within the 13 MHz limit—should be selected.

The FLL incorporates a reference-detection circuit for the main input clock. This ensures best FLL performance in the event of the main input clock being interrupted. If there is a possibility of the main input being interrupted while the FLL is enabled, then the reference-detection circuit must be enabled by setting FLL1\_REFDET. The reference detection also provides input to the interrupt control circuit and can be used to trigger an interrupt event when the input reference is stopped—see Section 4.9.

### 4.8.7.4 Output Frequency Control

The FLL output frequency, F<sub>FLL</sub>, relative to the main input reference F<sub>REF</sub>, is a function of:

- The frequency ratio set by FLL1\_FB\_DIV
- The real number represented by N.K. (N = integer; K = fractional portion, i.e., < 1)

The output frequency must be in the range 45–50 MHz.

If the FLL is selected as SYSCLK source, the F<sub>FLL</sub> frequency must be exactly 49.152 MHz (for 48 kHz–related sample rates) or 45.1584 MHz (for 44.1 kHz–related sample rates).

If the FLL is selected as SYSCLK source, two different frequencies are available. Typical use cases should select the higher frequency ( $F_{FLL} \times 2$ ); a lower frequency ( $F_{FLL}$ ) is available to support low-power always-on use cases.

The FLL clock can be used to provide a GPIO output (see Section 4.8.7.8); a programmable divider supports division ratios in the range 1–127, enabling a wide range of GPIO clock output frequencies.

To configure the FLL output frequency, it must be determined whether Integer Mode or Fractional Mode is required.

- If the ratio  $F_{FLL}$  /  $F_{REF}$  is an integer, then Integer Mode applies
- If the ratio F<sub>FLL</sub> / F<sub>REF</sub> is not an integer, then Fractional Mode applies

The input reference must be identified in one of three frequency ranges:

- If F<sub>REF</sub> < 192 kHz, this is *low* clock frequency
- If  $F_{REF} \ge 192$  kHz and  $F_{REF} < 1.152$  MHz, this is *mid* clock frequency
- If  $F_{REF} \ge 1.152$  MHz, this is *high* clock frequency

**Note:** F<sub>REF</sub> is the input frequency, after division by FLL1\_REFCLK\_DIV, where applicable.

The FLL output frequency, F<sub>FLL</sub>, is set according to the following equation:

 $F_{FLL} = (F_{REF} \times N.K \times FLL1_FB_DIV)$ 

The FLL1\_FB\_DIV value should be configured according to the applicable mode and input reference frequency.

- If Integer Mode is used and F<sub>REF</sub> is low frequency, then FLL1\_FB\_DIV should be set to 4
- If Integer Mode is used and F<sub>REF</sub> is mid frequency, then FLL1\_FB\_DIV should be set to 2
- If Fractional Mode is used and F<sub>REF</sub> is low frequency, then FLL1\_FB\_DIV should be set to 256
- If Fractional Mode is used and F<sub>REF</sub> is mid frequency, then FLL1\_FB\_DIV should be set to 16
- Otherwise, FLL1\_FB\_DIV should be set to 1

The value of N.K can be determined as follows:

 $N.K = F_{FLL} / (FLL1_FB_DIV \times F_{REF})$ 



The calculated value of N must lie within a valid range, according to the applicable mode.

- If Integer Mode is used, N is valid in the range 1–1023
- If Fractional Mode is used, N is valid in the range 2–255

If the calculated value of N is too high, a higher FLL1\_FB\_DIV is required. If the calculated value of N is too low, a lower FLL1\_FB\_DIV is required. It is recommended to adjust the FLL1\_FB\_DIV value by multiplying or dividing by 2 until a valid N is achieved.

The value of N is held in FLL1\_N.

The value of K is determined by the ratio FLL1\_THETA / FLL1\_LAMBDA. In Fractional Mode, the FLL1\_THETA and FLL1\_LAMBDA fields can be derived as described in Section 4.8.7.5.

The FLL1\_N, FLL1\_THETA, and FLL1\_LAMBDA fields are all coded as integers (LSB = 1).

When changing FLL settings, it is recommended to disable the FLL by clearing FLL1\_EN before updating the other register fields. If the FLL settings or input reference are changed without disabling the FLL, the FLL Hold Mode must be selected before writing to any other FLL control fields. FLL Hold Mode is selected by setting FLL1\_HOLD.

If the FLL control fields are written while the FLL is enabled (FLL1\_EN = 1), the new values are only effective when a 1 is written to FLL1\_CTRL\_UPD. This makes it possible to update the FLL configuration fields simultaneously, without disabling the FLL.

To change FLL settings without disabling the FLL, the recommended control sequence is:

- Select FLL Hold Mode (FLL1\_HOLD = 1)
- Write to the FLL control fields
- Update the FLL control registers (write 1 to FLL1\_CTRL\_UPD)
- Disable FLL Hold Mode (FLL1\_HOLD = 0)

Note that, if the FLL is disabled, the FLL control fields can be updated without writing to FLL1\_CTRL\_UPD.

The FLL1\_PD\_GAIN\_FINE, FLL1\_PD\_GAIN\_COARSE, FLL1\_FD\_GAIN\_FINE, FLL1\_FD\_GAIN\_COARSE, and FLL1\_ HP fields should be configured as described in Table 4-45.

The FLL1\_INTEG\_DLY\_MODE bit must be set (default) in all cases.

The FLL1\_FB\_DIV\_SDM\_ORD2\_EN bit must be set in all cases.

**Note:** When writing to FLL1\_FB\_DIV\_SDM\_ORD2\_EN, take care not to change other nonzero bits that are configured at the same register address.

| Condition                                                          | FLL1_PD_<br>GAIN_FINE | FLL1_PD_<br>GAIN_COARSE | FLL1_FD_<br>GAIN_FINE | FLL1_FD_<br>GAIN_COARSE | FLL1_<br>LOCKDET_THR | FLL1_HP    |
|--------------------------------------------------------------------|-----------------------|-------------------------|-----------------------|-------------------------|----------------------|------------|
| Low clock frequency<br>Mid clock frequency<br>High clock frequency | 0x2                   | 0x3<br>0x2<br>0x1       | 0xF<br>0xF<br>0xF     | 0x0<br>0x2<br>0x0       | 0x2<br>0x8<br>0x8    | _          |
| Integer Mode<br>Fractional Mode                                    |                       | —                       | _                     | _                       | —                    | 0x1<br>0x3 |

Table 4-45. FLL Control Field Settings

## 4.8.7.5 Calculation of Theta and Lambda

In Fractional Mode, FLL1\_THETA and FLL1\_LAMBDA are calculated with the following steps:



 Calculate GCD(FLL) using the Greatest Common Denominator function: GCD(FLL) = GCD(FLL1\_FB\_DIV × F<sub>REF</sub>, F<sub>FLL</sub>),

where GCD(x, y) is the greatest common denominator of x and y.

F<sub>REF</sub> is the input frequency, after division by FLL1\_REFCLK\_DIV, where applicable.

2. Calculate FLL1\_THETA and FLL1\_LAMBDA using the following equations:

FLL1\_THETA = (F<sub>FLL</sub> – (FLL1\_N × FLL1\_FB\_DIV × F<sub>REF</sub>)) / GCD(FLL)

 $FLL1\_LAMBDA = (FLL1\_FB\_DIV \times F_{REF}) / GCD(FLL)$ 

**Notes:** The values of GCD(FLL), FLL1\_THETA, and FLL1\_LAMBDA should be calculated using the applicable frequency values in Hz (i.e., not kHz or MHz).

In Fractional Mode, the values of FLL1\_THETA and FLL1\_LAMBDA must be coprime (i.e., not divisible by any common integer). The calculation above ensures that the values are coprime.

The value of K must be less than 1 (i.e., FLL1\_THETA must be less than FLL1\_LAMBDA).

### 4.8.7.6 FLL Hold Mode

FLL Hold Mode enables the FLL to generate a clock signal even if no external reference is available, such as when the normal input reference has been interrupted during a standby or start-up period. FLL Hold Mode is selected by setting FLL1\_HOLD.

If the FLL is enabled and FLL Hold Mode is selected, the normal feedback mechanism of the FLL is halted and the FLL oscillates independently of the external input references—the FLL output frequency remains unchanged if FLL Hold Mode is enabled.

If the FLL is enabled and the input reference clock is stopped, the loop always runs freely, regardless of the FLL1\_HOLD setting. If FLL1\_HOLD = 0, the FLL relocks to the input reference whenever it is available.

If the FLL configuration or input reference are changed without disabling the FLL, the FLL Hold Mode must be selected before writing to any other FLL control fields—see Section 4.8.7.4.

The free-running FLL clock may be selected as the SYSCLK source, as shown in Fig. 4-52.

### 4.8.7.7 FLL Control Registers

The FLL1 control registers are described in Table 4-46.

Example settings for a variety of reference frequencies and output frequencies are shown in Section 4.8.7.10.

| Register Address | Bit | Label         | Default | Description                                                                                             |
|------------------|-----|---------------|---------|---------------------------------------------------------------------------------------------------------|
| R7168 (0x1C00)   | 2   | FLL1_CTRL_UPD | 0       | FLL1 Control Update                                                                                     |
| FLL1_CONTROL1    |     |               |         | Write 1 to apply the FLL1 configuration field settings. (Only valid if FLL1_EN = 1)                     |
|                  | 1   | FLL1_HOLD     | 1       | FLL1 Hold Mode Enable                                                                                   |
|                  |     |               |         | 0 = Disabled                                                                                            |
|                  |     |               |         | 1 = Enabled                                                                                             |
|                  |     |               |         | The FLL feedback mechanism is halted in FLL Hold Mode, and the latest integrator setting is maintained. |
|                  | 0   | FLL1_EN       | 0       | FLL1 Enable                                                                                             |
|                  |     |               |         | 0 = Disabled                                                                                            |
|                  |     |               |         | 1 = Enabled                                                                                             |
|                  |     |               |         | This should be set as the final step of the FLL1 enable sequence.                                       |

| Table | 4-46                   | FII1 | Register | Map |
|-------|------------------------|------|----------|-----|
| Tuble | <b>T</b> - <b>TU</b> . |      | Register | mup |



| <b>Register Address</b> | Bit   | Label         | Default |                                                        | Description                          |  |
|-------------------------|-------|---------------|---------|--------------------------------------------------------|--------------------------------------|--|
| R7172 (0x1C04)          | 31:28 | FLL1_LOCKDET_ | 0x8     | FLL1 Lock Detect threshold                             |                                      |  |
| FLL1_CONTROL2           |       | THR[3:0]      |         | /alid from 0x0 (low threshold) to 0xF (high threshold) |                                      |  |
|                         | 27    | FLL1_LOCKDET  | 1       | FLL1 Lock Detect enabled                               |                                      |  |
|                         |       |               |         | 0 = Disabled                                           |                                      |  |
|                         |       |               |         | 1 = Enabled                                            |                                      |  |
|                         | 22    | FLL1_PHASEDET | 0       | FLL1 Phase Detect control                              |                                      |  |
|                         |       |               |         | 0 = Disabled                                           |                                      |  |
|                         |       |               |         | 1 = Enabled                                            |                                      |  |
|                         | 21    | FLL1_REFDET   | 1       | FLL1 Reference Detect control                          |                                      |  |
|                         |       |               |         | 0 = Disabled                                           |                                      |  |
|                         |       |               |         | 1 = Enabled                                            |                                      |  |
|                         | 17:16 | FLL1_REFCLK_  | 00      | FLL1 Clock Reference divider                           |                                      |  |
|                         |       | DIV[1:0]      |         | 00 = 1 10 = 4                                          |                                      |  |
|                         |       |               |         | 01 = 2 11 = 8                                          |                                      |  |
|                         |       |               |         | MCLK (or other input reference) mu                     | st be divided down to $\leq$ 13 MHz. |  |
|                         | 15:12 | FLL1_REFCLK_  | 0011    | FLL1 Clock source                                      |                                      |  |
|                         |       | SRC[3:0]      |         | 0000 = MCLK1                                           | 1000 = ASP1_BCLK                     |  |
|                         |       |               |         | 0011 = No input                                        | 1001 = ASP2_BCLK                     |  |
|                         |       |               |         | 0101 = PDM_CLK                                         | All other codes are reserved         |  |
|                         | 9:0   | FLL1_N[9:0]   | 0x004   | FLL1 Integer multiply for F <sub>REF</sub>             |                                      |  |
|                         |       |               |         | Coded as LSB = 1.                                      |                                      |  |
| R7176 (0x1C08)          | 31:16 | FLL1_         | 0x0000  |                                                        |                                      |  |
| FLL1_CONTROL3           |       | LAMBDA[15:0]  |         |                                                        | of the FLL1_THETA/FLL1_LAMBDA ratio. |  |
|                         |       |               |         | Coded as LSB = 1.                                      |                                      |  |
|                         | 15:0  | FLL1_         | 0x0000  | 1,9 1,121                                              |                                      |  |
|                         |       | THETA[15:0]   |         | Sets the numerator (multiply) part of                  | f the FLL1_THETA/FLL1_LAMBDA ratio.  |  |
|                         |       |               |         | Coded as LSB = 1.                                      |                                      |  |

### Table 4-46. FLL1 Register Map (Cont.)



| Register Address | Bit       | Label            | Default |                                                                           | Description            |                           |  |
|------------------|-----------|------------------|---------|---------------------------------------------------------------------------|------------------------|---------------------------|--|
| R7180 (0x1C0C)   | 31:28     | FLL1_PD_GAIN_    | 0x2     | FLL1 Phase Detector (                                                     |                        |                           |  |
| FLL1_CONTROL4    |           | FINE[3:0]        |         | Gain is 2 <sup>_X</sup> , where X is                                      | FLL1_PD_GAIN_FINE in 2 | 's complement coding.     |  |
|                  |           |                  |         | 0000 = 1                                                                  | 0110 = 2 <sup>-6</sup> | 1100 = 16                 |  |
|                  |           |                  |         | 0001 = 0.5                                                                | $0111 = 2^{-7}$        | 1101 = 8                  |  |
|                  |           |                  |         | 0010 = 0.25                                                               | 1000 = 256             | 1110 = 4                  |  |
|                  |           |                  |         | 0011 = 0.125                                                              | 1001 = 128             | 1111 = 2                  |  |
|                  |           |                  |         | 0100 = 2-4                                                                | 1010 = 64              |                           |  |
|                  |           |                  |         | 0101 = 2 <sup>-5</sup>                                                    | 1011 = 32              |                           |  |
|                  | 27:24     | FLL1_PD_GAIN_    | 0x1     | FLL1 Phase Detector (                                                     | Gain 1                 |                           |  |
|                  |           | COARSE[3:0]      |         | Gain is 2 <sup>_X</sup> , where X is                                      | FLL1_PD_GAIN_COARSE    | in 2's complement coding. |  |
|                  |           |                  |         | 0000 = 1                                                                  | 0110 = 2-6             | 1100 = 16                 |  |
|                  |           |                  |         | 0001 = 0.5                                                                | 0111 = 2 <sup>-7</sup> | 1101 = 8                  |  |
|                  |           |                  |         | 0010 = 0.25                                                               | 1000 = 256             | 1110 = 4                  |  |
|                  |           |                  |         | 0011 = 0.125                                                              | 1001 = 128             | 1111 = 2                  |  |
|                  |           |                  |         | 0100 = 2-4                                                                | 1010 = 64              |                           |  |
|                  |           |                  |         | 0101 = 2 <sup>-5</sup>                                                    | 1011 = 32              |                           |  |
|                  | 23:20     | FLL1_FD_GAIN_    | 0xF     | FLL1 Frequency Detect                                                     | ctor Gain 2            |                           |  |
|                  | FINE[3:0] |                  |         | Gain is 2 <sup>-X</sup> , where X is FLL1_FD_GAIN_FINE in integer coding. |                        |                           |  |
|                  |           |                  |         | 0000 = 1                                                                  | 0011 = 0.125           | $1110 = 2^{-14}$          |  |
|                  |           |                  |         | 0001 = 0.5                                                                |                        | 1111 = Disabled           |  |
|                  |           |                  |         | 0010 = 0.25                                                               | $1101 = 2^{-13}$       |                           |  |
|                  | 19:16     | FLL1_FD_GAIN_    | 0x0     | FLL1 Frequency Detect                                                     | ctor Gain 1            |                           |  |
|                  |           | COARSE[3:0]      |         | Gain is 2 <sup>_X</sup> , where X is                                      | FLL1_FD_GAIN_COARSE    | in 2's complement coding. |  |
|                  |           |                  |         | 0000 = 1                                                                  | 0110 = 2 <sup>-6</sup> | 1100 = 16                 |  |
|                  |           |                  |         | 0001 = 0.5                                                                | 0111 = 2 <sup>-7</sup> | 1101 = 8                  |  |
|                  |           |                  |         | 0010 = 0.25                                                               | 1000 = 256             | 1110 = 4                  |  |
|                  |           |                  |         | 0011 = 0.125                                                              | 1001 = 128             | 1111 = 2                  |  |
|                  |           |                  |         | 0100 = 2-4                                                                | 1010 = 64              |                           |  |
|                  |           |                  |         | 0101 = 2 <sup>-5</sup>                                                    | 1011 = 32              |                           |  |
|                  | 14        | FLL1_INTEG_      | 1       | FLL1 Integrator Delay                                                     | control                |                           |  |
|                  |           | DLY_MODE         |         | This bit should be set a                                                  | at all times.          |                           |  |
|                  | 13:12     | FLL1_HP[1:0]     | 01      | FLL1 Fractional Mode                                                      | control                |                           |  |
|                  |           |                  |         | 00 = Reserved                                                             | 10 = Reserved          |                           |  |
|                  |           |                  |         | 01 = Integer Mode                                                         | 11 = Fractional Mode   |                           |  |
|                  | 9:0       | FLL1_FB_DIV[9:0] | 0x001   | FLL1 Clock Feedback                                                       |                        |                           |  |
|                  |           |                  |         | Coded as LSB = 1.                                                         |                        |                           |  |
| R7220 (0x1C34)   | 10        | FLL1_FB_DIV_     | 0       | FLL1 Fractional divide                                                    | r control              |                           |  |
| FLL1_DIGITAL_    |           | SDM_ORD2_EN      |         | 0 = Disabled, 1 = Enab                                                    | bled                   |                           |  |
| TEST2            |           |                  |         | This bit should be set a                                                  | at all times.          |                           |  |

#### Table 4-46. FLL1 Register Map (Cont.)

### 4.8.7.8 FLL Interrupts and GPIO Output

The CS48L32 provides status signals that indicate whether the input reference is present and whether FLL lock has been achieved (i.e., the FLL is locked to the input reference signal).

To enable the FLL lock indication, the FLL1\_LOCKDET bit must be set. The FLL lock condition is measured with respect to a configurable threshold that is set using FLL1\_LOCKDET\_THR. Note that the FLL1\_LOCKDET\_THR field controls the lock indication only—it does not control the behavior of the FLL.

To enable the FLL input reference indication, the FLL1\_REFDET bit must be set.

The FLL status signals are inputs to the interrupt control circuit and can be used to trigger an interrupt event when the input reference is stopped or when the FLL lock status changes—see Section 4.9.

The FLL lock signal can be output directly on a GPIO pin as an external indication of the FLL status. See Section 4.10 to configure a GPIO pin for these functions.



Clock output signals derived from the FLL can be output on a GPIO pin. See Section 4.10 to configure a GPIO pin for this function.

### 4.8.7.9 Example FLL Calculation

The following example illustrates how to derive the FLL1 register fields to generate an FLL output frequency ( $F_{FLL}$ ) of 49.152 MHz from a 12.000 MHz reference clock ( $F_{REF}$ ). This is suitable for generating SYSCLK at 98.304 MHz.

- 1. Set FLL1\_REFCLK\_DIV to generate  $F_{REF} \le 13$  MHz: FLL1\_REFCLK\_DIV = 00 (divide by 1)
- 2. Determine if Integer Mode or Fractional Mode is required:

F<sub>FLL</sub> / F<sub>REF</sub> is 4.096. Therefore, Fractional Mode applies.

3. Identify the input clock frequency range:

 $F_{REF} \ge 1.152$  MHz. This is *high* clock frequency.

4. Select the required value of FLL1\_FB\_DIV:

In Fractional Mode, with high clock frequency input, FLL1\_FB\_DIV = 1

5. Calculate N.K as given by N.K =  $F_{FLL}$  / (FLL1\_FB\_DIV ×  $F_{REF}$ ):

N.K = 49152000 / (1 × 12000000) = 4.096

- 6. Confirm that the calculated value of N is within the valid range for fractional mode (2-255).
- 7. Determine FLL1\_N from the integer portion of N.K:

 $FLL1_N = 4 (0x004)$ 

- Determine GCD(FLL), as given by GCD(FLL) = GCD(FLL1\_FB\_DIV × F<sub>REF</sub>, F<sub>FLL</sub>): GCD(FLL) = GCD(1 × 12000000, 49152000) = 96000
- 9. Determine FLL1\_THETA, as given by FLL1\_THETA = (F<sub>FLL</sub> (FLL1\_N × FLL1\_FB\_DIV × F<sub>REF</sub>)) / GCD(FLL): FLL1\_THETA = (49152000 – (4 × 1 × 12000000)) / 96000 FLL1\_THETA = 12 (0x000C)

10.Determine FLL1\_LAMBDA, as given by FLL1\_LAMBDA = (FLL1\_FB\_DIV x F<sub>REF</sub>) / GCD(FLL):

FLL1\_LAMBDA = (1 × 12000000) / 96000 FLL1\_LAMBDA = 125 (0x007D)

11. Determine other FLL settings (see Table 4-45) for Fractional Mode and high clock-frequency input:

FLL1\_PD\_GAIN\_FINE = 0x2 FLL1\_PD\_GAIN\_COARSE = 0x1 FLL1\_FD\_GAIN\_FINE = 0xF FLL1\_FD\_GAIN\_COARSE = 0x0 FLL1\_HP = 0x3 FLL1\_INTEG\_DLY\_MODE = 1 FLL1\_FB\_DIV\_SDM\_ORD2\_EN = 1

### 4.8.7.10 Example FLL Settings

Table 4-47 shows FLL settings for generating an output frequency (F<sub>FLL</sub>) of 49.152 MHz from a variety of low- andhigh-frequency reference inputs. This is suitable for generating SYSCLK at 98.304 MHz.

Note that FLL1\_INTEG\_DLY\_MODE, FLL1\_FB\_DIV\_SDN\_ORD2\_EN, and other fields referenced in Table 4-45 must also be configured according to the required FLL operation.



| F <sub>SOURCE</sub> | F <sub>FLL</sub> (MHz) | F <sub>REF</sub> Divider <sup>1</sup> | FB_DIV <sup>1</sup> | N.K <sup>2</sup> | FLL1_N | FLL1_<br>THETA | FLL1_<br>LAMBDA |
|---------------------|------------------------|---------------------------------------|---------------------|------------------|--------|----------------|-----------------|
| 32.000 kHz          | 49.152                 | 1                                     | 4                   | 384              | 0x180  | 0x0000         | 0x0001          |
| 32.768 kHz          | 49.152                 | 1                                     | 4                   | 375              | 0x177  | 0x0000         | 0x0001          |
| 44.100 kHz          | 49.152                 | 1                                     | 256                 | 4.3537415        | 0x004  | 0x0034         | 0x0093          |
| 48 kHz              | 49.152                 | 1                                     | 4                   | 256              | 0x100  | 0x0000         | 0x0001          |
| 128 kHz             | 49.152                 | 1                                     | 4                   | 96               | 0x060  | 0x0000         | 0x0001          |
| 9.6 MHz             | 49.152                 | 1                                     | 1                   | 5.12             | 0x005  | 0x0003         | 0x0019          |
| 10 MHz              | 49.152                 | 1                                     | 1                   | 4.9152           | 0x004  | 0x023C         | 0x0271          |
| 11.2896 MHz         | 49.152                 | 1                                     | 1                   | 4.3537415        | 0x004  | 0x0034         | 0x0093          |
| 12.000 MHz          | 49.152                 | 1                                     | 1                   | 4.096            | 0x004  | 0x000C         | 0x007D          |
| 12.288 MHz          | 49.152                 | 1                                     | 1                   | 4                | 0x004  | 0x0000         | 0x0001          |
| 13.000 MHz          | 49.152                 | 1                                     | 1                   | 3.7809231        | 0x003  | 0x04F5         | 0x0659          |
| 19.200 MHz          | 49.152                 | 2                                     | 1                   | 5.12             | 0x005  | 0x0003         | 0x0019          |
| 22.5792 MHz         | 49.152                 | 2                                     | 1                   | 4.3537415        | 0x004  | 0x0034         | 0x0093          |
| 24 MHz              | 49.152                 | 2                                     | 1                   | 4.096            | 0x004  | 0x000C         | 0x007D          |
| 24.576 MHz          | 49.152                 | 2                                     | 1                   | 4                | 0x004  | 0x0000         | 0x0001          |
| 26 MHz              | 49.152                 | 2                                     | 1                   | 3.7809231        | 0x003  | 0x04F5         | 0x0659          |

#### Table 4-47. Example FLL Settings

1.See Table 4-46 for the coding of the FLL1\_REFCLK\_DIV and FLL1\_FB\_DIV fields.

2.N.K values are represented in the FLL1\_N, FLL1\_THETA, and FLL1\_LAMBDA fields.

# 4.9 Interrupts

The interrupt controller has multiple inputs. These include the GPIO input pins, FLL-lock detection, and status flags from DSP peripheral functions. See Table 4-48 for a full definition of the interrupt controller inputs. Any combination of these inputs can be used to trigger an interrupt request event.

An interrupt register field is associated with each interrupt input. All interrupts support edge-sensitive triggering (i.e., the interrupt is asserted when a logic edge is detected on the respective input). Some interrupts are triggered on rising edges of the respective input only; for others, separate rising- and falling-edge interrupts are provided. The interrupt register fields can be polled at any time or in response to the interrupt request output being signaled via the IRQ pin or a GPIO pin.

The interrupt-status fields indicate the current value of the corresponding inputs to the interrupt controller. Note that the status of any GPIO (or DSP GPIO) inputs can also be read using the GPIO (or DSP GPIO) control fields, as described in Table 4-49 and Table 4-33.

Mask bits are provided for each interrupt signal, to enable or disable the respective functions from the IRQ output. Note that the interrupt register fields remain valid—even if masked—but the masked interrupts do not cause the IRQ output to be asserted.

The interrupt-request output represents the logical OR of all the unmasked interrupt registers. The interrupt register fields are latching fields and, once they are set, they are not reset until a 1 is written to the respective bits. The interrupt request outputs are not reset until each of the associated interrupts has been reset.

The GPIO interrupts can be configured for edge- or level-triggered behavior using the respective GPIO*n*\_FALL\_EDGE1 and GPIO*n*\_RISE\_EDGE1 fields. A debounce circuit can be enabled on the GPIO inputs, to avoid false event triggers; this is enabled on each pin using the fields described in Table 4-49. The GPIO debounce circuit uses the 32 kHz clock, which must be enabled whenever the GPIO debounce function is required.

The IRQ output can be globally masked using IRQ1\_MASK. The IRQ status can be read from IRQ1\_STS—note that this bit is not affected by IRQ1\_MASK.

The IRQ1 output is provided externally on the IRQ pin. Under default conditions, this output is active low. The polarity can be inverted using IRQ\_POL. The IRQ pin can be configured as a CMOS-driven or open-drain output using IRQ\_OP\_CFG. The IRQ output is referenced to the VDD\_IO power domain.

The IRQ1 signal can also be output on a GPIO pin—see Section 4.10. Note that the GPIO output is not affected by IRQ\_POL; the polarity can, instead, be selected using the GPIO control fields.



The CS48L32 interrupt controller circuit is shown in Fig. 4-54. (Note that not all interrupt inputs are shown.) The control fields associated with IRQ1 are described in Table 4-48. Note that, under default register conditions, the boot done status is the only unmasked interrupt source; a falling edge on the IRQ pin indicates completion of the boot sequence.



Figure 4-54. Interrupt Controller

The IRQ1 control registers are described in Table 4-48.

| Register Address                | Bit | Label                     | Default | Description                                                     |
|---------------------------------|-----|---------------------------|---------|-----------------------------------------------------------------|
| R10000 (0x2710)                 | 11  | IRQ1_MASK                 | 0       | IRQ1 output interrupt mask.                                     |
| IRQ1_CTRL_AOD                   |     |                           |         | 0 = Do not mask interrupt.                                      |
|                                 |     |                           |         | 1 = Mask interrupt.                                             |
|                                 | 10  | IRQ_POL                   | 1       | IRQ output polarity select                                      |
|                                 |     |                           |         | 0 = Noninverted (active high)                                   |
|                                 |     |                           |         | 1 = Inverted (active low)                                       |
|                                 | 9   | IRQ_OP_CFG                | 1       | IRQ output configuration                                        |
|                                 |     |                           |         | 0 = CMOS                                                        |
|                                 |     |                           |         | 1 = Open drain                                                  |
| R98308 (0x18004)                | 0   | IRQ1_STS                  | 0       | IRQ1 status                                                     |
| IRQ1_STATUS                     |     |                           |         | Logical OR of all unmasked x_EINT1 interrupts.                  |
|                                 |     |                           |         | 0 = Not asserted                                                |
|                                 |     |                           |         | 1 = Asserted                                                    |
|                                 |     |                           |         | This bit is valid regardless of IRQ1_MASK                       |
| R98320 (0x18010)                | 10  | SYSCLK_ERR_EINT1          | 0       | SYSCLK Error Interrupt (Rising edge triggered)                  |
| IRQ1_EINT_1                     | 8   | SYSCLK_FAIL_EINT1         | 0       | SYSCLK Fail Interrupt (Rising edge triggered)                   |
| R98324 (0x18014)                | 3   | BOOT_DONE_EINT1           | 0       | Boot Done Interrupt (Rising edge triggered)                     |
| IRQ1_EINT_2                     |     |                           |         |                                                                 |
| R98336 (0x18020)<br>IRQ1 EINT 5 | 25  | US2_SIG_DET_FALL_EINT1    | 0       | US2 Ultrasonic Signal-Detect Interrupt (Falling edge triggered) |
|                                 | 24  | US2_SIG_DET_RISE_EINT1    | 0       | US2 Ultrasonic Signal-Detect Interrupt (Rising edge triggered)  |
|                                 | 23  | US1_SIG_DET_FALL_EINT1    | 0       | US1 Ultrasonic Signal-Detect Interrupt (Falling edge triggered) |
|                                 | 22  | US1_SIG_DET_RISE_EINT1    | 0       | US1 Ultrasonic Signal-Detect Interrupt (Rising edge triggered)  |
|                                 | 21  | INPUTS_SIG_DET_FALL_EINT1 | 0       | Input Path Signal-Detect Interrupt (Falling edge triggered)     |
|                                 | 20  | INPUTS_SIG_DET_RISE_EINT1 | 0       | Input Path Signal-Detect Interrupt (Rising edge triggered)      |
|                                 | 19  | DRC2_SIG_DET_FALL_EINT1   | 0       | DRC2 Signal-Detect Interrupt (Falling edge triggered)           |
|                                 | 18  | DRC2_SIG_DET_RISE_EINT1   | 0       | DRC2 Signal-Detect Interrupt (Rising edge triggered)            |
|                                 | 17  | DRC1_SIG_DET_FALL_EINT1   | 0       | DRC1 Signal-Detect Interrupt (Falling edge triggered)           |
|                                 | 16  | DRC1_SIG_DET_RISE_EINT1   | 0       | DRC1 Signal-Detect Interrupt (Rising edge triggered)            |

#### Table 4-48. Interrupt 1 Control Registers



| Register Address                 | Bit | Label                      | Default | Description                                                                            |
|----------------------------------|-----|----------------------------|---------|----------------------------------------------------------------------------------------|
| R98340 (0x18024)                 |     | FLL1_REF_LOST_EINT1        | 0       | FLL1 Reference Lost Interrupt (Rising edge triggered)                                  |
| IRQ1_EINT_6                      |     | FLL1_LOCK_FALL_EINT1       | 0       | FLL1 Lock Interrupt (Falling edge triggered)                                           |
|                                  |     | FLL1 LOCK RISE EINT1       | 0       | FLL1 Lock Interrupt (Rising edge triggered)                                            |
| R98344 (0x18028)                 | 21  | DSP1 MPU ERR EINT1         | 0       | DSP1 memory protection error (rising-edge triggered)                                   |
| IRQ1_EINT_7                      | 20  | DSP1 WDT EXPIRE EINT1      | 0       | DSP1 watchdog timer expiry (rising-edge triggered)                                     |
|                                  | 19  | DSP1 IHB ERR EINT1         | 0       | DSP1 memory controller error (rising-edge triggered)                                   |
|                                  | 18  | DSP1_AHB_SYS_ERR_EINT1     | 0       | DSP1 AHB system error (rising-edge triggered)                                          |
|                                  | 17  | DSP1_AHB_PACK_ERR_EINT1    | 0       | DSP1 AHB packing error (rising-edge triggered)                                         |
|                                  | 16  | DSP1_NMI_ERR_EINT1         | 0       | DSP1 NMI error (rising-edge triggered)                                                 |
| R98352 (0x18030)                 | 31  | MCU_HWERR_IRQ_OUT_EINT1    | 0       | Memory control error (rising-edge triggered)                                           |
| IRQ1_EINT_9                      | 3   | DSP1_IRQ3_EINT1            | 0       | DSP1 IRQ3 interrupt (rising-edge triggered)                                            |
|                                  | 2   | DSP1_IRQ2_EINT1            | 0       | DSP1 IRQ2 interrupt (rising-edge triggered)                                            |
|                                  | 1   | DSP1_IRQ1_EINT1            | 0       | DSP1 IRQ1 interrupt (rising-edge triggered)                                            |
|                                  | 0   | DSP1_IRQ0_EINT1            | 0       | DSP1 IRQ0 interrupt (rising-edge triggered)                                            |
| R98360 (0x18038)                 | 31  | GPIO8_FALL_EINT1           | 0       | GPIO8 Interrupt (Falling edge triggered)                                               |
| IRQ1_EINT_11                     | 30  | GPIO8_RISE_EINT1           | 0       | GPIO7 Interrupt (Rising edge triggered)                                                |
|                                  | 29  | GPIO7_FALL_EINT1           | 0       | GPIO6 Interrupt (Falling edge triggered)                                               |
|                                  | 28  | GPIO7_RISE_EINT1           | 0       | GPIO5 Interrupt (Rising edge triggered)                                                |
|                                  | 27  | GPIO6_FALL_EINT1           | 0       | GPIO4 Interrupt (Falling edge triggered)                                               |
|                                  | 26  | GPIO6_RISE_EINT1           | 0       | GPIO3 Interrupt (Rising edge triggered)                                                |
|                                  | 25  | GPIO5_FALL_EINT1           | 0       | GPIO2 Interrupt (Falling edge triggered)                                               |
|                                  | 24  | GPIO5_RISE_EINT1           | 0       | GPIO1 Interrupt (Rising edge triggered)                                                |
|                                  | 23  | GPIO4_FALL_EINT1           | 0       | GPIO8 Interrupt (Falling edge triggered)                                               |
|                                  | 22  | GPIO4_RISE_EINT1           | 0       | GPIO7 Interrupt (Rising edge triggered)                                                |
|                                  | 21  | GPIO3_FALL_EINT1           | 0       | GPIO6 Interrupt (Falling edge triggered)                                               |
|                                  | 20  | GPIO3_RISE_EINT1           | 0       | GPIO5 Interrupt (Rising edge triggered)                                                |
|                                  | 19  | GPIO2_FALL_EINT1           | 0       | GPIO4 Interrupt (Falling edge triggered)                                               |
|                                  | 18  | GPIO2_RISE_EINT1           | 0       | GPIO3 Interrupt (Rising edge triggered)                                                |
|                                  | 17  | GPIO1_FALL_EINT1           | 0       | GPIO2 Interrupt (Falling edge triggered)                                               |
|                                  | 16  | GPIO1_RISE_EINT1           | 0       | GPIO1 Interrupt (Rising edge triggered)                                                |
| R98364 (0x1803C)<br>IRQ1_EINT_12 | 16  | EVENT1_FULL_EINT1          | 0       | Event Log 1 FIFO Full Interrupt (Rising edge triggered)                                |
| R98368 (0x18040)                 | 3   | DSP1_TRB_STACK_ERR_EINT1   | 0       | DSP1 trace buffer stack interrupt (rising-edge triggered)                              |
| IRQ1_EINT_13                     | 1   | DSP1_MIPS_PROF1_DONE_EINT1 | 0       | DSP1 MIPS profile 1 done interrupt (rising-edge triggered)                             |
|                                  | 0   | DSP1_MIPS_PROF0_DONE_EINT1 | 0       | DSP1 MIPS profile 0 done interrupt (rising-edge triggered)                             |
| R98376 (0x18048)                 |     | SPI2_STALLING_EINT1        | 0       | SPI2 Stall Interrupt (Rising edge triggered)                                           |
| IRQ1_EINT_15                     |     | SPI2_BLOCK_EINT1           | 0       | SPI2 Block Interrupt (Rising edge triggered)                                           |
|                                  |     | SPI2_DONE_EINT1            | 0       | SPI2 Done Interrupt (Rising edge triggered)                                            |
| R98384 (0x18050)                 | 17  | TIMER2_EINT1               | 0       | Timer 1 Interrupt (Rising edge triggered)                                              |
| IRQ1_EINT_17                     | 16  | TIMER1_EINT1               | 0       | Timer 1 Interrupt (Rising edge triggered)                                              |
| R98388 (0x18054)                 | 3   | TIMER_ALM1_CH4_EINT1       | 0       | Alarm 1 Channel 4 Interrupt (Rising edge triggered)                                    |
| IRQ1_EINT_18                     | 2   | TIMER_ALM1_CH3_EINT1       | 0       | Alarm 1 Channel 3 Interrupt (Rising edge triggered)                                    |
|                                  | 1   | TIMER_ALM1_CH2_EINT1       | 0       | Alarm 1 Channel 2 Interrupt (Rising edge triggered)                                    |
|                                  | 0   | TIMER_ALM1_CH1_EINT1       | 0       | Alarm 1 Channel 1 Interrupt (Rising edge triggered)                                    |
| R98448 (0x18090)                 | 10  | SYSCLK_ERR_STS1            | 0       | SYSCLK error interrupt status                                                          |
| IRQ1_STS_1                       |     |                            |         | 0 = Normal, 1 = Insufficient SYSCLK cycles for the requested signal path functionality |
| R98452 (0x18094)                 | 3   | BOOT_DONE_STS1             | 0       | Boot Status                                                                            |
| IRQ1_STS_2                       |     |                            |         | 0 = Busy (boot sequence in progress)                                                   |
|                                  |     |                            |         | 1 = Idle (boot sequence completed)                                                     |
|                                  |     |                            |         | Control register writes should not be attempted until Boot Sequence has completed.     |

### Table 4-48. Interrupt 1 Control Registers (Cont.)



| Register Address | Bit | Label                  | Default               | Description                                                                                   |
|------------------|-----|------------------------|-----------------------|-----------------------------------------------------------------------------------------------|
| R98464 (0x180A0) | 24  | US2_SIG_DET_STS1       | 0                     | US2 ultrasonic signal-detect status                                                           |
| IRQ1_STS_5       |     |                        |                       | 0 = Normal, 1 = Signal detected                                                               |
|                  | 22  | US1_SIG_DET_STS1       | 0                     | US1 ultrasonic signal-detect status                                                           |
|                  |     |                        |                       | 0 = Normal, 1 = Signal detected                                                               |
|                  | 20  | INPUTS_SIG_DET_STS1    | 0                     | Input path signal-detect status                                                               |
|                  |     |                        |                       | 0 = Normal, 1 = Signal detected                                                               |
|                  | 18  | DRC2_SIG_DET_STS1      | 0                     | DRC2 signal-detect status                                                                     |
|                  |     |                        |                       | 0 = Normal, 1 = Signal detected                                                               |
|                  | 16  | DRC1_SIG_DET_STS1      | 0                     | DRC1 signal-detect status                                                                     |
|                  |     |                        |                       | 0 = Normal, 1 = Signal detected                                                               |
| R98468 (0x180A4) | 8   | FLL1_REF_LOST_STS1     | 0                     | FLL1 reference-lost status                                                                    |
| IRQ1_STS_6       |     |                        |                       | 0 = Normal, 1 = Reference lost                                                                |
|                  | 0   | FLL1_LOCK_STS1         | 0                     | FLL1 lock status                                                                              |
|                  |     |                        |                       | 0 = Not locked, 1 = Locked                                                                    |
| R98472 (0x180A8) | 20  | DSP1_WDT_EXPIRE_STS1   |                       | DSP1 watchdog timer status                                                                    |
| IRQ1_STS_7       |     |                        |                       | 0 = Normal, 1 = Watchdog timer expired                                                        |
|                  | 18  | DSP1_AHB_SYS_ERR_STS1  |                       | DSP1 AHB system status                                                                        |
|                  |     |                        |                       | 0 = Normal, 1 = Error                                                                         |
|                  | 17  | DSP1_AHB_PACK_ERR_STS1 |                       | DSP1 AHB packing status                                                                       |
|                  |     |                        |                       | 0 = Normal, 1 = Error                                                                         |
|                  | 16  | DSP1_NMI_ERR_STS1      |                       | DSP1 NMI status                                                                               |
|                  |     |                        |                       | 0 = Normal, 1 = NMI asserted                                                                  |
| R98480 (0x180B0) | 3   | DSP1_IRQ3_STS1         | 0                     | DSP1 IRQ3 status                                                                              |
| IRQ1_STS_9       |     |                        |                       | 0 = Normal, 1 = Interrupt asserted                                                            |
|                  | 2   | DSP1_IRQ2_STS1         | 0                     | DSP1 IRQ2 status                                                                              |
|                  |     |                        |                       | 0 = Normal, 1 = Interrupt asserted                                                            |
|                  | 1   | DSP1_IRQ1_STS1         | 0                     | DSP1 IRQ1 status                                                                              |
|                  |     |                        |                       | 0 = Normal, 1 = Interrupt asserted                                                            |
|                  | 0   | DSP1_IRQ0_STS1         | 0                     | DSP1 IRQ0 status                                                                              |
|                  |     |                        |                       | 0 = Normal, 1 = Interrupt asserted                                                            |
| R98488 (0x180B8) | 30  | GPIO8_STS1             | 0                     | GPIO <i>n</i> input status. Reads back the logic level of GPIO <i>n</i> .                     |
| IRQ1_STS_11      | 28  | GPIO7_STS1             | 0                     | Only valid for pins configured as GPIO input (does not include                                |
|                  | 26  | GPIO6_STS1             | 0                     | DSPGPIO inputs).                                                                              |
|                  | 24  | GPIO5_STS1             | 0                     |                                                                                               |
|                  | 22  | GPIO4_STS1             | 0                     |                                                                                               |
|                  | 20  | GPIO3_STS1             | 0                     |                                                                                               |
|                  | 18  | GPIO2_STS1             | 0                     |                                                                                               |
|                  | 16  | GPIO1_STS1             | 0                     |                                                                                               |
| R98492 (0x180BC) | 16  | EVENT1_FULL_STS1       | 0                     | Event Log 1 FIFO Full status                                                                  |
| IRQ1_STS_12      |     |                        | -                     | 0 = FIFO Not Full, 1 = FIFO Full                                                              |
| R98576 (0x18110) |     | x_MASK1                | See                   | For each x_EINT1 interrupt bit in registers                                                   |
| to               |     |                        | Footnote <sup>1</sup> | 0x18010–0x18054, a corresponding mask bit (x_MASK1) is provided in registers 0x18110–0x18154. |
| R98644 (0x18154) |     |                        |                       | The mask bits are coded as follows:                                                           |
|                  |     |                        |                       | 0 = Do not mask interrupt                                                                     |
|                  |     |                        |                       | 1 = Mask interrupt                                                                            |
|                  |     |                        |                       |                                                                                               |

### Table 4-48. Interrupt 1 Control Registers (Cont.)



| Register Address | Bit | Label            | Default | Description          |
|------------------|-----|------------------|---------|----------------------|
| R98872 (0x18238) | 31  | GPIO8_FALL_EDGE1 | 0       | GPIOn interrupt type |
| IRQ1_EDGE_11     | 30  | GPIO8_RISE_EDGE1 | 0       | 0 = Level-triggered  |
|                  | 29  | GPIO7_FALL_EDGE1 | 0       | 1 = Edge-triggered   |
|                  | 28  | GPIO7_RISE_EDGE1 | 0       |                      |
|                  | 27  | GPIO6_FALL_EDGE1 | 0       |                      |
|                  | 26  | GPIO6_RISE_EDGE1 | 0       |                      |
|                  | 25  | GPIO5_FALL_EDGE1 | 0       |                      |
|                  | 24  | GPIO5_RISE_EDGE1 | 0       |                      |
|                  | 23  | GPIO4_FALL_EDGE1 | 0       |                      |
|                  | 22  | GPIO4_RISE_EDGE1 | 0       |                      |
|                  | 21  | GPIO3_FALL_EDGE1 | 0       |                      |
|                  | 20  | GPIO3_RISE_EDGE1 | 0       |                      |
|                  | 19  | GPIO2_FALL_EDGE1 | 0       |                      |
|                  | 18  | GPIO2_RISE_EDGE1 | 0       |                      |
|                  | 17  | GPIO1_FALL_EDGE1 | 0       |                      |
|                  | 16  | GPIO1_RISE_EDGE1 | 0       |                      |

#### Table 4-48. Interrupt 1 Control Registers (Cont.)

1. The BOOT\_DONE\_EINT1 interrupt is 0 (unmasked) by default; all other interrupts are 1 (masked) by default.

# 4.10 General-Purpose I/O

The CS48L32 supports up to 16 GPIO pins, which can be assigned to application-specific functions. The GPIOs enable interfacing and detection of external hardware and can provide logic outputs to other devices. The GPIO input functions can be used to generate an interrupt (IRQ) event.

There are two dedicated GPIO pins; the remaining GPIOs are implemented as alternate functions to a pin-specific capability. The GPIO and interrupt circuits support the following functions:

- Pin-specific alternative functions for external interfaces (ASP, PDM, SPI2)
- Logic input/button detect (GPIO input)
- Logic 1 and Logic 0 output (GPIO output)
- Interrupt (IRQ) status
- Clock output
- Frequency-locked loop (FLL) status
- FLL clock output
- Pulse-width modulation (PWM) signal output
- Input signal-detection status
- Alarm generator output
- General-purpose timer status
- DSP busy/idle status
- SPI master interface

Logic input and output (GPIO) can be supported in two different ways on the CS48L32. The standard mechanism described in this section provides a comprehensive suite of options including input debounce, and selectable output drive configuration. The DSP GPIO circuit is tailored towards more advanced requirements typically demanded by DSP software features. The DSP GPIO functions are described in Section 4.5.4.

## 4.10.1 GPIO Control

For each GPIO, the selected function is determined by the GP $n_FN$  field, where n identifies the GPIO pin (1–16). The pin direction, set by GP $n_DIR$ , must be set according to function selected by GP $n_FN$ .

If a pin is configured as a GPIO input ( $GPn_DIR = 1$ ,  $GPn_FN = 0x001$ ), the logic level at the pin can be read from the respective  $GPn_STS$  bit. Note that  $GPn_STS$  is not affected by the polarity-select ( $GPn_POL$ ) bit.



A debounce circuit can be enabled on any GPIO input, to avoid false event triggers. This is enabled on each pin by setting the respective  $GPn_DB$  bit. The debounce circuit uses the 32 kHz clock, which must be enabled whenever input debounce functions are required. The debounce time is configurable for each GPIO using  $GPn_DBTIME$ . See Section 4.8 for further details of the CS48L32 clocking configuration.

Each GPIO pin is an input to the interrupt control circuit and can be used to trigger an interrupt event. An interrupt event is triggered on the rising and falling edges of the GPIO input. The associated interrupt bit is latched once set; it can be polled at any time or used to control the IRQ signal. See Section 4.9 for details of the interrupt event handling.

Integrated pull-up and pull-down resistors are provided on each GPIO pin; these can be configured independently using the GP*n*\_PU and GP*n*\_PD fields. When the pull-up and pull-down control bits are both enabled, the CS48L32 provides a bus keeper function on the respective pin. The bus keeper function holds the logic level unchanged whenever the pin is undriven (e.g., if the signal is tristated).

**Note:** The bus keeper is enabled by default on all GPIO pins and, if not actively driven, may result in either a Logic 0 or Logic 1 at the respective input on start-up. If an external pull resistor is connected, the chosen resistance should take account of the bus keeper resistance (see Table 3-9). A strong pull resistor (e.g., 10 kΩ) is required, if a specific start-up condition is to be forced by the external pull component.

If a pin is configured as a GPIO output ( $GPn_DIR = 0$ ,  $GPn_FN = 0x001$ ), its level can be set to Logic 0 or Logic 1 using the  $GPn_LVL$  field. Note that the  $GPn_LVL$  bits are write-only—they do not provide status indication of GPIO input or output levels.

If a pin is configured as an output ( $GPn_DIR = 0$ ), the polarity can be selected using  $GPn_POL$ . If  $GPn_POL = 1$ , the selected output function is inverted. Note that, if  $GPn_FN = 0x000$  or 0x002, the  $GPn_POL$  bit has no effect on the respective GPIO pin.

A GPIO output can be either CMOS driven or open drain. This is selected on each pin using the respective  $GPn_OP_CFG$  bit. Note that if  $GPn_FN = 0x000$  the  $GPn_OP_CFG$  bit has no effect on the respective GPIO pin—see Table 4-49 for further details. If  $GPn_FN = 0x002$ , the respective pin output is CMOS.

The output drive strength of GPIOs is selectable using the respective GP*n*\_DRV\_STR bits.

The register fields that control the GPIO pins are described in Table 4-49.

| <b>Register Address</b> | Bit | Label    | Default | Description                                                |
|-------------------------|-----|----------|---------|------------------------------------------------------------|
| R3072 (0x0C00)          | 15  | GP16_STS | 0       | GPIOn input level. Read this bit to read GPIO input level. |
| GPIO_STATUS1            | 14  | GP15_STS | 0       |                                                            |
|                         | 13  | GP14_STS | 0       |                                                            |
|                         | 12  | GP13_STS | 0       |                                                            |
|                         | 11  | GP12_STS | 0       |                                                            |
|                         | 10  | GP11_STS | 0       |                                                            |
|                         | 9   | GP10_STS | 0       |                                                            |
|                         | 8   | GP9_STS  | 0       |                                                            |
|                         | 7   | GP8_STS  | 0       |                                                            |
|                         | 6   | GP7_STS  | 0       |                                                            |
|                         | 5   | GP6_STS  | 0       |                                                            |
|                         | 4   | GP5_STS  | 0       |                                                            |
|                         | 3   | GP4_STS  | 0       |                                                            |
|                         | 2   | GP3_STS  | 0       |                                                            |
|                         | 1   | GP2_STS  | 0       |                                                            |
|                         | 0   | GP1_STS  | 0       |                                                            |

#### Table 4-49. GPIO Control



| Register Address | Bit   | Label                | Default | Description                                                                                                                     |  |  |  |
|------------------|-------|----------------------|---------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| R3080 (0x0C08)   | 31    | GPn_DIR              | 1       | GPIO <i>n</i> pin direction                                                                                                     |  |  |  |
| GPIO1_CTRL1      |       |                      |         | 0 = Output                                                                                                                      |  |  |  |
| to               |       |                      |         | 1 = Input                                                                                                                       |  |  |  |
| R3140 (0x0C44)   |       |                      |         | Note that, if GPn_FN = 0x000 or 0x002, this bit has no effect on the GPIOn pin                                                  |  |  |  |
| GPIO16_CTRL1     |       |                      |         | If GPn_FN = 0x000, the pin direction is set according to the applicable                                                         |  |  |  |
|                  |       |                      |         | pin-specific function (see Table 4-51). If $GPn_FN = 0x002$ , the pin direction is set according to the DSP GPIO configuration. |  |  |  |
|                  | 30    | GPn PU               | 1       | GPIOn pull-up enable                                                                                                            |  |  |  |
|                  | 00    |                      |         | 0 = Disabled                                                                                                                    |  |  |  |
|                  |       |                      |         | 1 = Enabled                                                                                                                     |  |  |  |
|                  |       |                      |         | <b>Note:</b> If GP <i>n</i> _PD and GP <i>n</i> _PU are both set, a bus keeper function is enabled on                           |  |  |  |
|                  |       |                      |         | the respective GPIOn pin.                                                                                                       |  |  |  |
|                  | 29    | GPn_PD               | 1       | GPIO <i>n</i> pull-down enable                                                                                                  |  |  |  |
|                  |       |                      |         | 0 = Disabled                                                                                                                    |  |  |  |
|                  |       |                      |         | 1 = Enabled                                                                                                                     |  |  |  |
|                  |       |                      |         | <b>Note:</b> If GPn_PD and GPn_PU are both set, a bus keeper function is enabled on the respective GPIOn pin.                   |  |  |  |
|                  | 24    | GPn_DRV_STR          | 1       | GPIOn output drive strength                                                                                                     |  |  |  |
|                  |       |                      |         | 0 = 4 mA                                                                                                                        |  |  |  |
|                  |       |                      |         | 1 = 8 mA                                                                                                                        |  |  |  |
|                  | 19:16 | GPn_DBTIME[3:0]      | 0x0     | GPIO <i>n</i> input debounce time                                                                                               |  |  |  |
|                  |       |                      |         | 0x0 = 100 μs 0x3 = 6 ms 0x6 = 48 ms 0x9 = 384 ms                                                                                |  |  |  |
|                  |       |                      |         | 0x1 = 1.5 ms 0x4 = 12 ms 0x7 = 96 ms 0xA = 768 ms                                                                               |  |  |  |
|                  |       |                      |         | 0x2 = 3 ms 0x5 = 24 ms 0x8 = 192 ms 0xB–0xF = Reserved                                                                          |  |  |  |
|                  | 15    | GPn_LVL              | See     | GPIOn level (write-only). Write to this bit to set a GPIO output.                                                               |  |  |  |
|                  |       |                      |         | <sup>2</sup> If GP <i>n</i> _POL is set, the GP <i>n</i> _LVL bit is the opposite logic level to the external pin.              |  |  |  |
|                  | 14    | GPn_OP_CFG           | 0       | GPIOn output configuration                                                                                                      |  |  |  |
|                  |       |                      |         | 0 = CMOS                                                                                                                        |  |  |  |
|                  |       |                      |         | 1 = Open drain                                                                                                                  |  |  |  |
|                  |       |                      |         | Note that, if $GPn_FN = 0x000$ or $0x002$ , this bit has no effect on the GPIOn                                                 |  |  |  |
|                  |       |                      |         | output. If $GPn_FN = 0x000$ , the pin configuration is set according to the                                                     |  |  |  |
|                  |       |                      |         | applicable pin-specific function (see Table 4-51). If GPn_FN = 0x002, the pin configuration is CMOS.                            |  |  |  |
|                  | 13    | GPn DB               | 0       | GPIOn input debounce select                                                                                                     |  |  |  |
|                  |       |                      | -       | 0 = Disabled                                                                                                                    |  |  |  |
|                  |       |                      |         | 1 = Enabled                                                                                                                     |  |  |  |
|                  | 12    | GPn POL              | POL 0   | GPIOn output polarity                                                                                                           |  |  |  |
|                  |       | _                    |         | 0 = Noninverted (Active High)                                                                                                   |  |  |  |
|                  |       |                      |         | 1 = Inverted (Active Low)                                                                                                       |  |  |  |
|                  |       |                      |         | Note that, if $GPn_FN = 0x000$ or $0x002$ , this bit has no effect on the GPIOn                                                 |  |  |  |
|                  |       |                      |         | output.                                                                                                                         |  |  |  |
|                  | 9:0   | GP <i>n</i> _FN[9:0] | 0x001   | GPIOn Pin Function                                                                                                              |  |  |  |
|                  |       |                      |         | (see Table 4-50 for details)                                                                                                    |  |  |  |

#### Table 4-49. GPIO Control (Cont.)

1. n is a number (1–16) that identifies the individual GPIO.

2. The default value of GPn\_LVL depends upon whether the pin is actively driven by another device. If the pin is actively driven, the bus keeper maintains this logic level. If the pin is not actively driven, the bus keeper may establish either a Logic 1 or Logic 0 as the initial input level.

# 4.10.2 GPIO Function Select

The available GPIO functions are described in Table 4-50. The function of each GPIO is set using GP $n_FN$ , where n identifies the GPIO pin (1–16). Note that the respective GP $n_DIR$  must also be set according to whether the function is an input or output.



| 0x001         All GPIOs (1-16)         Button-detect input/logic-level output         GPn_DIR = 0: GPIO pin logic level is set by GPn_LVL.<br>GPn_DIR = 1: Button detect or logic level input.           0x002         All GPIOs (1-16)         DSP GPIO         Low latency input/output for DSP functions.           0x003         GPIO1-8 only         IRQ1 output         Interrupt (IRQ1) output<br>0 = IRQ1 not asserted<br>1 = IRQ1 asserted           0x010         GPIO1-8 only         FLL1 clock         Clock output from FLL1           0x018         GPIO1-8 only         FLL1 lock         Indicates FLL1 lock status<br>0 = Not locked           0x048         GPIO1-8 only         OPCLK clock output         Configurable clock output derived from SYSCLK           0x080         All GPIOs (1-16)         PWM1 output         Configurable PWM output PVM1           0x080         GPIO1-8 only         Input signal path signal detect         Indicates inputs signal path signal detect status<br>0 = Signal threshold not exceeded           0x080         GPIO1-8 only         US1 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status<br>0 = Signal threshold not exceeded           0x090         GPIO1-8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status<br>0 = Signal threshold not exceeded           0x092         GPIO1-8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status<br>0 = Signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | GPn_FN | Valid On         | Description                            | Comments                                                                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------|----------------------------------------|-------------------------------------------------------------------------------|
| GPn_DIR = 1: Button detect or logic level input.           0x002         All GPIOs (1-16)         DSP GPIO         Low latency input/output for DSP functions.           0x003         GPIO1-8 only         IRQ1 output         Interrupt (IRQ1) output<br>0 = IRQ1 not asserted<br>1 = IRQ1 asserted           0x010         GPIO1-8 only         FLL1 clock         Clock output from FLL1           0x018         GPIO1-8 only         FLL1 clock         Indicates FLL1 lock status<br>0 = Not locked           0x048         GPIO1-8 only         FLL1 clock output         Configurable clock output from SYSCLK           0x048         GPIO1-8 only         OPCLK clock output         Configurable PVM output PVM1           0x080         All GPIOs (1-16)         PVM2 output         Configurable PVM output PVM1           0x080         GPIO1-8 only         Inducates inputs signal path signal detect status<br>0 = Signal threshold not exceeded           0x081         GPIO1-8 only         US1 ultrasonic signal detect         Indicates US1 ultrasonic signal-detect status<br>0 = Signal threshold not exceeded           0x082         GPIO1-8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status<br>0 = Signal threshold not exceeded           0x158         GPIO-8 only         Event Log 1 FIFO not-empty status<br>0 = FIFO ont empty         Event Log 1 FIFO not-empty status<br>0 = FIFO not empty           0x230-<br>All GP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x000  | All GPIOs (1–16) |                                        | Alternate configuration supporting ASP <i>n</i> and SPI2 interface functions. |
| 0x002         All GPIOs (1-16)         DSP GPIO         Low latency input/output for DSP functions.           0x003         GPIO1-8 only         IRQ1 output         Interrupt (IRQ1) output         0 = IRQ1 not asserted           0x010         GPIO1-8 only         FLL1 clock         Clock output from tasserted         1 = IRQ1 asserted           0x018         GPIO1-8 only         FLL1 lock         Clock output from SYSCLK         0 = Not locked           0x080         All GPIOs (1-16)         PWM1 output         Configurable clock output etrived from SYSCLK           0x080         All GPIOs (1-16)         PWM2 output         Configurable PWM output PWM1           0x080         All GPIOs (1-16)         PWM2 output         Configurable PWM output PWM2           0x080         GPIO1-8 only         Input signal path signal detect         Indicates inputs signal path signal detect status           0x080         GPIO1-8 only         US1 ultrasonic signal detect         Indicates US1 ultrasonic signal-detect status           0x090         GPIO1-8 only         US2 ultrasonic signal detect         Indicates US1 ultrasonic signal-detect status           0x092         GPIO1-8 only         US2 ultrasonic signal detect         Indicates US1 ultrasonic signal-detect status           0x093         GPIO1-8 only         US2 ultrasonic signal detect         Indicates US1 ultrasonic s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x001  | All GPIOs (1–16) | Button-detect input/logic-level output | GPn_DIR = 0: GPIO pin logic level is set by GPn_LVL.                          |
| 0x003         GPI01-8 only         IRQ1 output         Interrupt (IRQ1) output           0x010         GPI01-8 only         FLL1 clock         Clock output from FLL1           0x018         GPI01-8 only         FLL1 clock         Clock output from FLL1           0x018         GPI01-8 only         FLL1 lock         Indicates FLL1 lock status           0x010         GPI01-8 only         FLL1 lock         Indicates FLL1 lock status           0x080         All GPI0s (1-16)         PWM1 output         Configurable clock output derived from SYSCLK           0x080         All GPI0s (1-16)         PWM2 output         Configurable PWM output PWM1           0x080         All GPI0s (1-16)         PWM2 output         Configurable PWM output PWM2           0x080         GPI01-8 only         Input signal path signal detect         Indicates inputs signal path signal detect status           0x090         GPI01-8 only         US1 ultrasonic signal detect         Indicates US1 ultrasonic signal-detect status           0x091         GPI01-8 only         US2 ultrasonic signal detect         Indicates US1 ultrasonic signal-detect status           0x092         GPI01-8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status           0x373         GPI01-8 only         Event Log 1 FIFO not-empty status         0 = FIFO e                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        |                  |                                        |                                                                               |
| 0 = IRQ1 not asserted<br>1 = IRQ1 asserted       0x010     GPI01-8 only     FLL1 clock       0x018     GPI01-8 only     FLL1 lock       0x048     GPI01-8 only     OPCLK clock output       0x080     All GPIOs (1-16)     PWM1 output       0x080     All GPIOs (1-16)     PWM2 output       0x080     GPI01-8 only     Indicates inputs signal path signal detect status       0x080     GPI01-8 only     Input signal path signal detect       0x080     GPI01-8 only     Input signal path signal detect       0x080     GPI01-8 only     Input signal path signal detect       0x080     GPI01-8 only     US1 ultrasonic signal detect       0x090     GPI01-8 only     US1 ultrasonic signal detect       0x091     GPI01-8 only     US2 ultrasonic signal detect       0x092     GPI01-8 only     US2 ultrasonic signal detect       0x093     GPI01-8 only     US2 ultrasonic signal detect       0x094     GPI01-8 only     US2 ultrasonic signal detect       0x095     GPI01-8 only     US2 ultrasonic signal detect       0x096     GPI01-8 only     US2 ultrasonic signal detect       0x097     GPI01-8 only     Event Log 1 FIFO not-empty status       0x158     GPI01-8 only     Event Log 1 FIFO ont-empty status       0 = FIFO ont empty     1 = FIFO ont empty                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0x002  | All GPIOs (1–16) | DSP GPIO                               | Low latency input/output for DSP functions.                                   |
| Image: Construct of the second seco | 0x003  | GPIO1–8 only     | IRQ1 output                            | Interrupt (IRQ1) output                                                       |
| 0x010         GPI01-8 only         FLL1 clock         Clock output from FLL1           0x018         GPI01-8 only         FLL1 lock         Indicates FLL1 lock status           0x048         GPI01-8 only         FLL1 lock         Indicates FLL1 lock status           0x048         GPI01-8 only         OPCLK clock output         Configurable clock output PWM output PVM1           0x080         All GPI05 (1-16)         PWM 2 output         Configurable PWM output PVM12           0x080         GPI01-8 only         Input signal path signal detect         Indicates input signal path signal detect status           0x080         GPI01-8 only         Input signal path signal detect         Indicates US1 ultrasonic signal-detect status           0x090         GPI01-8 only         US1 ultrasonic signal detect         Indicates US1 ultrasonic signal-detect status           0x092         GPI01-8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status           0x092         GPI01-8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status           0x158         GPI01-8 only         US2 ultrasonic signal detect         Indicates IS2 ultrasonic signal-detect status           0x233         All GPIOs (1-16)         Alarm 1 Channel <i>n</i> status         0 = FIFO not-empty status         0 = FIFO ontempty      <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        |                  |                                        | 0 = IRQ1 not asserted                                                         |
| 0x018         GPI01-8 only         FLL1 lock         Indicates FLL1 lock status<br>0 = Not locked<br>1 = Locked           0x048         GPI01-8 only         OPCLK clock output         Configurable PWM output PWM1           0x080         All GPIOs (1-16)         PWM1 output         Configurable PWM output PWM1           0x080         All GPIOs (1-16)         PWM2 output         Configurable PWM output PWM2           0x080         GPI01-8 only         Input signal path signal detect         Indicates inputs signal path signal detect status           0x080         GPI01-8 only         US1 ultrasonic signal detect         Indicates US1 ultrasonic signal-detect status           0x090         GPI01-8 only         US1 ultrasonic signal detect         Indicates US1 ultrasonic signal-detect status           0 = Signal threshold not exceeded         1 = Signal threshold not exceeded         1 = Signal threshold exceeded           0x092         GPI01-8 only         US2 ultrasonic signal detect         Indicates US1 ultrasonic signal-detect status           0 = Signal threshold not exceeded         1 = Signal threshold not exceeded         1 = Signal threshold not exceeded           0x158         GPI01-8 only         Event Log 1 FIFO not-empty status         0 = FIFO empty           0x230-         All GPIOS (1-16)         Alarm 1 Channel <i>n</i> status         Alarm 1 Channel <i>n</i> status           0x230-<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        |                  |                                        | 1 = IRQ1 asserted                                                             |
| 0 = Not locked<br>1 = Locked     0 = Not locked<br>1 = Locked       0x048     GPI01-8 only     OPCLK clock output     Configurable clock output derived from SYSCLK       0x080     All GPIOs (1-16)     PWM1 output     Configurable PWM output PWM2       0x080     GPI01-8 only     Input signal path signal detect     Indicates input signal path signal detect status<br>0 = Signal threshold not exceeded       0x090     GPI01-8 only     US1 ultrasonic signal detect     Indicates US1 ultrasonic signal-detect status<br>0 = Signal threshold exceeded       0x092     GPI01-8 only     US2 ultrasonic signal detect     Indicates US1 ultrasonic signal-detect status<br>0 = Signal threshold not exceeded       0x092     GPI01-8 only     US2 ultrasonic signal detect     Indicates US2 ultrasonic signal-detect status<br>0 = Signal threshold not exceeded       0x158     GPI01-8 only     Event Log 1 FIFO not-empty status     Event Log 1 FIFO not-empty status<br>0 = FIFO onet prety<br>1 = FIFO not empty       0x230-     All GPIOs (1-16)     Narm 1 Channel <i>n</i> status     Alarm 1 Channel <i>n</i> status ( <i>n</i> is 1-4)<br>A pulse is output when the respective alarm-trigger conditions are n<br>The pulse duration is configurable.       0x250     All GPIOs (1-16)     Timer 1 status     Timer 1 status<br>A pulse is output after the respective timer reaches its final count<br>value.       0x251     All GPIOs (1-16)     Timer 2 status<br>A pulse is output after the respective timer reaches its final count<br>value.     Apulse is output after the respective timer reaches its final count                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0x010  | GPIO1–8 only     | FLL1 clock                             | Clock output from FLL1                                                        |
| 0x048         GPI01-8 only         OPCLK clock output         Configurable clock output derived from SYSCLK           0x080         All GPI0s (1-16)         PWM1 output         Configurable PWM output PWM1           0x080         All GPI0s (1-16)         PWM2 output         Configurable PWM output PWM2           0x080         GPI01-8 only         Input signal path signal detect         Indicates inputs signal path signal detect status           0x090         GPI01-8 only         US1 ultrasonic signal detect         Indicates US1 ultrasonic signal-detect status           0x092         GPI01-8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status           0x092         GPI01-8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status           0x158         GPI01-8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status           0x230-         All GPIOs (1-16)         Event Log 1 FIFO not-empty status         Event Log 1 FIFO not empty           0x230-         All GPIOs (1-16)         Timer 1 status         Alarm 1 Channel <i>n</i> status           0x230-         All GPIOs (1-16)         Timer 2 status         A pulse is output when the respective alarm-trigger conditions are n The pulse duration is configurable.           0x250         All GPIOs (1-16)         Timer 1 status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0x018  | GPIO1–8 only     | FLL1 lock                              | Indicates FLL1 lock status                                                    |
| 0x048         GPIO1-8 only         OPCLK clock output         Configurable clock output derived from SYSCLK           0x080         All GPIOs (1-16)         PWM1 output         Configurable PWM output PWM1           0x081         All GPIOs (1-16)         PWM2 output         Configurable PWM output PWM2           0x08C         GPIO1-8 only         Input signal path signal detect         Indicates inputs signal path signal detect status           0x090         GPIO1-8 only         US1 ultrasonic signal detect         Indicates US1 ultrasonic signal-detect status           0x092         GPIO1-8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status           0x092         GPIO1-8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status           0x092         GPIO1-8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status           0x1038         GPIO1-8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status           0x158         GPIO1-8 only         Event Log 1 FIFO not-empty status         Event Log 1 FIFO not-empty status           0x230-         All GPIOs (1-16)         Alarm 1 Channel <i>n</i> status         Alarm 1 Channel <i>n</i> status           0x233         All GPIOs (1-16)         Timer 1 status         Timer 1 status <td></td> <td></td> <td></td> <td>0 = Not locked</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |        |                  |                                        | 0 = Not locked                                                                |
| 0x080         All GPIOs (1-16)         PWM1 output         Configurable PWM output PWM1           0x081         All GPIOs (1-16)         PWM2 output         Configurable PWM output PWM2           0x08C         GPIO1-8 only         Input signal path signal detect         Indicates inputs signal path signal detect status           0x090         GPIO1-8 only         US1 ultrasonic signal detect         Indicates US1 ultrasonic signal-detect status           0x092         GPIO1-8 only         US1 ultrasonic signal detect         Indicates US1 ultrasonic signal-detect status           0x092         GPIO1-8 only         US2 ultrasonic signal detect         Indicates US1 ultrasonic signal-detect status           0x092         GPIO1-8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status           0x158         GPIO1-8 only         US2 ultrasonic signal detect         Indicates US1 ultrasonic signal-detect status           0x230-         All GPIOs (1-16)         Alarm 1 Channel <i>n</i> status         Event Log 1 FIFO not-empty status         Event Log 1 FIFO not empty           0x233         All GPIOs (1-16)         Alarm 1 Channel <i>n</i> status         Alarm 1 Channel <i>n</i> status         Alarm 1 Channel <i>n</i> status           0x250         All GPIOs (1-16)         Timer 1 status         Timer 1 status         A pulse is output after the respective timer reaches its final count value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |        |                  |                                        | 1 = Locked                                                                    |
| Ox081         All GPIOs (1-16)         PWM2 output         Configurable PWM output PWM2           0x08C         GPIO1–8 only         Input signal path signal detect         Indicates inputs signal path signal detect status         0 = Signal threshold not exceeded           0x090         GPIO1–8 only         US1 ultrasonic signal detect         Indicates US1 ultrasonic signal-detect status         0 = Signal threshold not exceeded           0x092         GPIO1–8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status           0x092         GPIO1–8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status           0x092         GPIO1–8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status           0x158         GPIO1–8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status           0x230-         All GPIOs (1–16)         Event Log 1 FIFO not-empty status         Event Log 1 FIFO not-empty status           0x233         All GPIOs (1–16)         Alarm 1 Channel <i>n</i> status         Alarm 1 Channel <i>n</i> status           0x250         All GPIOs (1–16)         Timer 1 status         Timer 1 status           0x251         All GPIOs (1–16)         Timer 2 status         A pulse is output after the respective timer reaches its final count value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0x048  | GPIO1–8 only     | OPCLK clock output                     |                                                                               |
| 0x08C         GPI01–8 only         Input signal path signal detect         Indicates inputs signal path signal detect status           0x090         GPI01–8 only         US1 ultrasonic signal detect         Indicates inputs signal path signal detect status           0x090         GPI01–8 only         US1 ultrasonic signal detect         Indicates US1 ultrasonic signal-detect status           0x092         GPI01–8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status           0x092         GPI01–8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status           0x092         GPI01–8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status           0x158         GPI01–8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status           0x158         GPI01–8 only         Event Log 1 FIFO not-empty status         0 = Signal threshold exceeded           0x230–         All GPIOs (1–16)         Alarm 1 Channel <i>n</i> status         Alarm 1 Channel <i>n</i> status         Alarm 1 Channel <i>n</i> status           0x250         All GPIOs (1–16)         Timer 1 status         Timer 1 status         A pulse is output when the respective timer reaches its final count value.           0x251         All GPIOs (1–16)         Timer 2 status         A pulse is output after the respective timer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0x080  | All GPIOs (1–16) | PWM1 output                            | Configurable PWM output PWM1                                                  |
| 0x090       GPI01–8 only       US1 ultrasonic signal detect       Indicates US1 ultrasonic signal-detect status         0x092       GPI01–8 only       US2 ultrasonic signal detect       Indicates US2 ultrasonic signal-detect status         0x092       GPI01–8 only       US2 ultrasonic signal detect       Indicates US2 ultrasonic signal-detect status         0x092       GPI01–8 only       US2 ultrasonic signal detect       Indicates US2 ultrasonic signal-detect status         0x158       GPI01–8 only       Event Log 1 FIFO not-empty status       0 = Signal threshold exceeded         0x230-       All GPIOs (1–16)       Alarm 1 Channel <i>n</i> status       Alarm 1 Channel <i>n</i> status       Alarm 1 channel <i>n</i> status         0x250       All GPIOs (1–16)       Timer 1 status       Timer 1 status       Timer 1 status         0x251       All GPIOs (1–16)       Timer 2 status       Timer 2 status       A pulse is output after the respective timer reaches its final count value.         0x373       GPI01–8 only       DSP1 power status       DSP1 power status       0 = Busy 1 = Idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x081  | All GPIOs (1–16) | PWM2 output                            | Configurable PWM output PWM2                                                  |
| 0x090       GPI01–8 only       US1 ultrasonic signal detect       Indicates US1 ultrasonic signal-detect status         0x092       GPI01–8 only       US2 ultrasonic signal detect       Indicates US2 ultrasonic signal-detect status         0x092       GPI01–8 only       US2 ultrasonic signal detect       Indicates US2 ultrasonic signal-detect status         0x092       GPI01–8 only       US2 ultrasonic signal detect       Indicates US2 ultrasonic signal-detect status         0x158       GPI01–8 only       Event Log 1 FIFO not-empty status       Event Log 1 FIFO not-empty status         0x230-       All GPIOs (1–16)       Alarm 1 Channel <i>n</i> status       Alarm 1 Channel <i>n</i> status         0x250       All GPIOs (1–16)       Timer 1 status       Timer 1 status         0x251       All GPIOs (1–16)       Timer 2 status       Timer 2 status         0x373       GPI01–8 only       DSP1 power status       DSP1 power status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0x08C  | GPIO1–8 only     | Input signal path signal detect        |                                                                               |
| 0x090         GPI01–8 only         US1 ultrasonic signal detect         Indicates US1 ultrasonic signal-detect status           0x092         GPI01–8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status           0x092         GPI01–8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status           0x092         GPI01–8 only         US2 ultrasonic signal detect         Indicates US2 ultrasonic signal-detect status           0x158         GPI01–8 only         Event Log 1 FIFO not-empty status         = Signal threshold exceeded           0x230–         All GPIOS (1–16)         Alarm 1 Channel <i>n</i> status         Alarm 1 Channel <i>n</i> status           0x233         All GPIOS (1–16)         Timer 1 status         Alarm 1 Channel <i>n</i> status           0x251         All GPIOS (1–16)         Timer 2 status         Timer 2 status           0x373         GPI01–8 only         DSP1 power status         OSP1 power status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |        |                  |                                        | 0 = Signal threshold not exceeded                                             |
| 0x092       GPI01–8 only       US2 ultrasonic signal detect       Indicates US2 ultrasonic signal-detect status         0x158       GPI01–8 only       Event Log 1 FIFO not-empty status       Event Log 1 FIFO not-empty status         0x230–       Quarter and the status       0 = FIFO empty         1       FIFO not empty       1 = FIFO not empty         0x230-       All GPIOs (1–16)       Alarm 1 Channel <i>n</i> status       Alarm 1 Channel <i>n</i> status ( <i>n</i> is 1–4)         0x250       All GPIOs (1–16)       Timer 1 status       Timer 1 status         0x251       All GPIOs (1–16)       Timer 2 status       Timer 2 status         0x2373       GPI01–8 only       DSP1 power status       DSP1 power status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |        |                  |                                        | 1 = Signal threshold exceeded                                                 |
| 1 = Signal threshold exceeded         0x092       GPI01–8 only       US2 ultrasonic signal detect       Indicates US2 ultrasonic signal-detect status         0x158       GPI01–8 only       Event Log 1 FIFO not-empty status       Event Log 1 FIFO not-empty status         0x158       GPI01–8 only       Event Log 1 FIFO not-empty status       Event Log 1 FIFO not-empty status         0x230-<br>0x233       All GPIOs (1–16)       Alarm 1 Channel <i>n</i> status       Alarm 1 Channel <i>n</i> status ( <i>n</i> is 1–4)         0x250       All GPIOs (1–16)       Timer 1 status       Timer 1 status         0x251       All GPIOs (1–16)       Timer 2 status       Timer 2 status         0x373       GPI01–8 only       DSP1 power status       DSP1 power status         0x373       GPI01–8 only       DSP1 power status       DSP1 power status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0x090  | GPIO1–8 only     | US1 ultrasonic signal detect           | Indicates US1 ultrasonic signal-detect status                                 |
| 0x092       GPI01–8 only       US2 ultrasonic signal detect       Indicates US2 ultrasonic signal-detect status         0x158       GPI01–8 only       Event Log 1 FIFO not-empty status       Event Log 1 FIFO not-empty status         0x230–<br>0x233-       All GPIOs (1–16)       Event 1 Channel <i>n</i> status       Alarm 1 Channel <i>n</i> status         0x250       All GPIOs (1–16)       Timer 1 status       Timer 1 status         0x251       All GPIOs (1–16)       Timer 2 status       Timer 2 status         0x373       GPI01–8 only       DSP1 power status       DSP1 power status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |        |                  |                                        | 0 = Signal threshold not exceeded                                             |
| 0 = Signal threshold not exceeded         0x158       GPI01–8 only       Event Log 1 FIFO not-empty status       Event Log 1 FIFO not-empty status         0x230–<br>0x233       All GPIOs (1–16)       Alarm 1 Channel <i>n</i> status       Alarm 1 Channel <i>n</i> status ( <i>n</i> is 1–4)         0x250       All GPIOs (1–16)       Timer 1 status       Alarm 1 Channel <i>n</i> status         0x251       All GPIOs (1–16)       Timer 2 status       Timer 2 status         0x373       GPI01–8 only       DSP1 power status       DSP1 power status         0x373       GPI01–8 only       DSP1 power status       DSP1 power status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |        |                  |                                        | 1 = Signal threshold exceeded                                                 |
| 0x158       GPI01–8 only       Event Log 1 FIFO not-empty status       Event Log 1 FIFO not-empty status         0x230–<br>0x233       All GPIOs (1–16)       Alarm 1 Channel <i>n</i> status       Alarm 1 Channel <i>n</i> status ( <i>n</i> is 1–4)         0x250       All GPIOs (1–16)       Timer 1 status       Alarm 1 Channel <i>n</i> status         0x250       All GPIOs (1–16)       Timer 1 status       Timer 1 status         0x251       All GPIOs (1–16)       Timer 2 status       Timer 2 status         0x373       GPI01–8 only       DSP1 power status       DSP1 power status         0x373       GPI01–8 only       DSP1 power status       DSP1 power status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0x092  | GPIO1–8 only     | US2 ultrasonic signal detect           | Indicates US2 ultrasonic signal-detect status                                 |
| 0x158       GPI01–8 only       Event Log 1 FIFO not-empty status       Event Log 1 FIFO not-empty status         0x230-<br>0x233       All GPIOs (1–16)       Alarm 1 Channel <i>n</i> status       Alarm 1 Channel <i>n</i> status ( <i>n</i> is 1–4)         0x250       All GPIOs (1–16)       Timer 1 status       Alarm 1 Channel <i>n</i> status         0x250       All GPIOs (1–16)       Timer 1 status       Timer 1 status         0x251       All GPIOs (1–16)       Timer 2 status       Timer 2 status         0x373       GPI01–8 only       DSP1 power status       DSP1 power status         0x373       GPI01–8 only       DSP1 power status       DSP1 power status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        |                  |                                        | 0 = Signal threshold not exceeded                                             |
| 0 = FIFO empty<br>1 = FIFO not empty         0x230-<br>0x233       All GPIOs (1-16)       Alarm 1 Channel <i>n</i> status       Alarm 1 Channel <i>n</i> status ( <i>n</i> is 1-4)         0x250       All GPIOs (1-16)       Timer 1 status       Alarm 1 Channel <i>n</i> status         0x250       All GPIOs (1-16)       Timer 1 status       Timer 1 status         0x251       All GPIOs (1-16)       Timer 2 status       Timer 2 status         0x373       GPIO1-8 only       DSP1 power status       DSP1 power status         0 = Busy<br>1 = Idle       DSP1 power status       DSP1 power status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |        |                  |                                        | 1 = Signal threshold exceeded                                                 |
| 0x230-<br>0x233       All GPIOs (1-16)       Alarm 1 Channel <i>n</i> status       Alarm 1 Channel <i>n</i> status ( <i>n</i> is 1–4)<br>A pulse is output when the respective alarm-trigger conditions are n<br>The pulse duration is configurable.         0x250       All GPIOs (1-16)       Timer 1 status       Timer 1 status<br>A pulse is output after the respective timer reaches its final count<br>value.         0x251       All GPIOs (1-16)       Timer 2 status       Timer 2 status<br>A pulse is output after the respective timer reaches its final count<br>value.         0x373       GPIO1–8 only       DSP1 power status       DSP1 power status<br>0 = Busy<br>1 = Idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x158  | GPIO1–8 only     | Event Log 1 FIFO not-empty status      | Event Log 1 FIFO not-empty status                                             |
| 0x230-<br>0x233       All GPIOs (1-16)       Alarm 1 Channel <i>n</i> status       Alarm 1 Channel <i>n</i> status ( <i>n</i> is 1–4)         0x233       All GPIOs (1-16)       Timer 1 status       A pulse is output when the respective alarm-trigger conditions are n<br>The pulse duration is configurable.         0x250       All GPIOs (1-16)       Timer 1 status       Timer 1 status         0x251       All GPIOs (1-16)       Timer 2 status       A pulse is output after the respective timer reaches its final count<br>value.         0x251       All GPIOs (1-16)       Timer 2 status       Timer 2 status         0x373       GPIO1–8 only       DSP1 power status       DSP1 power status         0 = Busy<br>1 = Idle       I = Idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |        |                  |                                        | 0 = FIFO empty                                                                |
| 0x233       A pulse is output when the respective alarm-trigger conditions are in The pulse duration is configurable.         0x250       All GPIOs (1–16)       Timer 1 status         0x251       All GPIOs (1–16)       Timer 2 status         0x251       All GPIOs (1–16)       Timer 2 status         0x373       GPIO1–8 only       DSP1 power status         0x373       GPIO1–8 only       DSP1 power status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |        |                  |                                        | 1 = FIFO not empty                                                            |
| 0x250       All GPIOs (1–16)       Timer 1 status       Timer 1 status         0x251       All GPIOs (1–16)       Timer 2 status       A pulse is output after the respective timer reaches its final count value.         0x251       All GPIOs (1–16)       Timer 2 status       Timer 2 status         0x373       GPIO1–8 only       DSP1 power status       DSP1 power status         0 = Busy       1 = Idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |        | All GPIOs (1–16) | Alarm 1 Channel <i>n</i> status        | Alarm 1 Channel <i>n</i> status ( <i>n</i> is 1–4)                            |
| 0x250       All GPIOs (1–16)       Timer 1 status       Timer 1 status         0x251       All GPIOs (1–16)       Timer 2 status       A pulse is output after the respective timer reaches its final count value.         0x251       All GPIOs (1–16)       Timer 2 status       Timer 2 status         0x373       GPIO1–8 only       DSP1 power status       DSP1 power status         0 = Busy       1 = Idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0x233  |                  |                                        | A pulse is output when the respective alarm-trigger conditions are met.       |
| 0x251       All GPIOs (1–16)       Timer 2 status       Timer 2 status         0x373       GPIO1–8 only       DSP1 power status       DSP1 power status         0 = Busy       1 = Idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |        |                  |                                        |                                                                               |
| ox251     All GPIOs (1–16)     Timer 2 status     Timer 2 status       0x373     GPIO1–8 only     DSP1 power status     DSP1 power status       0 = Busy     1 = Idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0x250  | All GPIOs (1–16) | Timer 1 status                         |                                                                               |
| 0x251       All GPIOs (1–16)       Timer 2 status       Timer 2 status         0x373       GPIO1–8 only       DSP1 power status       DSP1 power status         0 = Busy       1 = Idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |        |                  |                                        |                                                                               |
| 0x373       GPIO1-8 only       DSP1 power status       DSP1 power status       DSP1 power status         0 = Busy       1 = Idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        |                  |                                        |                                                                               |
| Ox373     GPIO1-8 only     DSP1 power status     DSP1 power status       0 = Busy     1 = Idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0x251  | All GPIUs (1–16) | 1 Imer 2 status                        |                                                                               |
| 0x373     GPIO1-8 only     DSP1 power status     DSP1 power status       0 = Busy       1 = Idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        |                  |                                        |                                                                               |
| 0 = Busy<br>1 = Idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0,272  | CPIO1 9 aphy     | DSP1 power status                      |                                                                               |
| 1 = Idle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0x3/3  |                  |                                        |                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |        |                  |                                        |                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0,000  | CPIO1 10 only    | SPI2 Slave Select 1 4                  |                                                                               |
| 0x60B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |        |                  | SF12 SIdve Select 1-4                  |                                                                               |

#### Table 4-50. GPIO Function Select

# 4.10.3 Pin-Specific Alternate Function—GP*n*\_FN = 0x000

The CS48L32 provides two dedicated GPIO pins (GPIO1, GPIO2). The remaining GPIOs are multiplexed with the pin-specific functions listed in Table 4-51. The alternate functions are selected by setting the respective  $GPn_FN$  fields to 0x000, as described in Section 4.10.1. Note that each function is unique to the associated pin and can be supported only on that pin.

If the alternate function is selected on a GPIO pin, the pin direction (input or output) and the output driver configuration (CMOS or open drain) are set as described in Table 4-51. The respective GPn\_DIR and GPn\_OP\_CFG bits have no effect in this case.



| GPIO   | Alternate Function <sup>1</sup> | Description                              | Direction      | Output Driver<br>Configuration |
|--------|---------------------------------|------------------------------------------|----------------|--------------------------------|
| GPIO3  | ASP1_DOUT                       | Audio Serial Port 1 data output          | Digital output | CMOS                           |
| GPIO4  | ASP1_DIN                        | Audio Serial Port 1 data input           | Digital input  | —                              |
| GPIO5  | ASP1_BCLK                       | Audio Serial Port 1 bit clock            | Digital I/O    | CMOS                           |
| GPIO6  | ASP1_FSYNC                      | Audio Serial Port 1 frame sync           | Digital I/O    | CMOS                           |
| GPI07  | ASP2_DOUT                       | Audio Serial Port 2 data output          | Digital output | CMOS                           |
| GPIO8  | ASP2_DIN                        | Audio Serial Port 2 data input           | Digital input  | —                              |
| GPIO9  | ASP2_BCLK                       | Audio Serial Port 2 bit clock            | Digital I/O    | CMOS                           |
| GPIO10 | ASP2_FSYNC                      | Audio Serial Port 2 frame sync           | Digital I/O    | CMOS                           |
| GPIO11 | SPI2_SS                         | SPI master interface Slave Select 1      | Digital output | CMOS                           |
| GPIO12 | SPI2_SCK                        | SPI master interface clock               | Digital output | CMOS                           |
| GPIO13 | SPI2_SIO0                       | SPI master interface Data 0 input/output | Digital I/O    | CMOS                           |
| GPIO14 | SPI2_SIO1                       | SPI master interface Data 1 input/output | Digital I/O    | CMOS                           |
| GPIO15 | SPI2_SIO2                       | SPI master interface Data 2 input/output | Digital I/O    | CMOS                           |
| GPIO16 | SPI2_SIO3                       | SPI master interface Data 3 input/output | Digital I/O    | CMOS                           |

#### Table 4-51. GPIO Alternate Functions

1. The alternate function is enabled if the respective GPn\_FN value is 0x000.

# 4.10.4 Button Detect input/Logic Level output—GPn\_FN = 0x001

The GPIO pins can be configured for general-purpose digital input/output by setting the respective GPIO fields as described in Section 4.10.1.

• The GPIO input configuration is suitable for button-detect functionality. Note that it is recommended to enable the GPIO input debounce feature when using GPIOs as button input.

The GP $n_STS$  fields indicate the logic levels on each GPIO input—after the respective debounce function. Note that GP $n_STS$  is not affected by the GP $n_POL$  bit.

The debounced GPIO signals are also inputs to the interrupt-control circuit. Separate interrupts are associated with the rising and falling edges of the <u>GPIO</u> input. The associated interrupt bits are latched once set; they can be polled at any time or used to control the IRQ signal. See Section 4.9 for details of the interrupt event handling.

The GPIO output can be used to drive a logic high or logic low level to provide an indication or control signal to an
external circuit.

The output logic level is selected using the respective GP*n*\_LVL bit. Note that the GP*n*\_LVL bits are write-only—they do not provide status indication of GPIO input or output levels.

The polarity of the GPIO output can be inverted using the GP $n_POL$  bits. If GP $n_POL$  = 1, the external output is the opposite logic level to GP $n_LVL$ .

## 4.10.5 DSP GPIO (Low-Latency DSP Input/Output)—GPn\_FN = 0x002

The DSP GPIO function provides an advanced I/O capability for signal-processing applications. The DSP GPIO pins are accessed using maskable sets of I/O control registers; this allows the selected combinations of GPIOs to be controlled with ease, regardless of how the allocation of GPIO pins has been implemented in hardware.

The DSP GPIO function is selected by setting the respective GPIO fields as described in Section 4.10.1. A full description of the DSP GPIO function is provided in Section 4.5.4.

Note that, if GP*n*\_FN is set to 0x002, the respective pin direction (input or output) is set according to the DSP GPIO configuration for that pin—the GP*n*\_DIR control bit has no effect in this case.

## 4.10.6 Interrupt (IRQ) Status Output—GP*n*\_FN = 0x003

The CS48L32 has an interrupt controller, which can be used to indicate when any selected interrupt events occur. Individual interrupts may be masked in order to configure the interrupt as required. See Section 4.9 for a full definition of all supported interrupt events.



The IRQ1 interrupt-request status may be output directly on a <u>GPIO</u> pin by setting the respective GPIO fields as described in <u>Section 4.10.1</u>. Note that the IRQ1 status is output on the IRQ pin at all times.

# 4.10.7 Frequency-Locked Loop (FLL) Clock Output—GPn\_FN = 0x010

The FLL clock can be output on a GPIO pin. The GPIO output is controlled by FLL1\_GPCLK\_DIV and FLL1\_GPCLK\_EN, as described in Table 4-52.

To support the FLL clock output, the respective FLL1\_GPCLK\_SRC field must be cleared. If the FLL clock output is not used, it is recommended to set FLL1\_GPCLK\_SRC = 11 in order to minimize power consumption.

It is recommended to disable the clock output (FLL1\_GPCLK\_EN = 0) before making any change to FLL1\_GPCLK\_DIV.

Note that FLL1\_GPCLK\_DIV and FLL1\_GPCLK\_EN affect the GPIO output only; they do not affect the FLL frequency. The maximum output frequency supported for GPIO output is noted in Table 3-9.

The FLL clock output is configured by setting the respective GPIO fields as described in Section 4.10.1. See Section 4.8 for details of the CS48L32 system clocking and how to configure the FLL.

| Register Address | Bit   | Label               | Default |                         | Description                                            |
|------------------|-------|---------------------|---------|-------------------------|--------------------------------------------------------|
| R7328 (0x1CA0)   | 11:10 | FLL1_GPCLK_SRC[1:0] | 11      | FLL1 GPIO Clock Source  |                                                        |
| FLL1_GPIO_CLOCK  |       |                     |         | 00 = FLL                | 10 = Reserved                                          |
|                  |       |                     |         | 01 = Reserved           | 11 = Disabled                                          |
|                  | 7:1   | FLL1_GPCLK_DIV[6:0] | 0x02    | FLL1 GPIO Clock Divider |                                                        |
|                  |       |                     |         | 0x00 = Reserved         | 0x04 = Divide by 4                                     |
|                  |       |                     |         | 0x01 = Reserved         |                                                        |
|                  |       |                     |         | 0x02 = Divide by 2      | 0x7F = Divide by 127                                   |
|                  |       |                     |         | 0x03 = Divide by 3      | (F <sub>GPIO</sub> = F <sub>FLL</sub> /FLL1_GPCLK_DIV) |
|                  | 0     | FLL1_GPCLK_EN       | 0       | FLL1 GPIO Clock Enable  |                                                        |
|                  |       |                     |         | 0 = Disabled            |                                                        |
|                  |       |                     |         | 1 = Enabled             |                                                        |

 Table 4-52.
 FLL Clock Output Control

# 4.10.8 Frequency-Locked Loop (FLL) Status Output—GP*n*\_FN = 0x018, 0x01A, 0x01C

The CS48L32 provides FLL status flags, which may be used to control other events. The FLL lock signals indicate whether FLL lock has been achieved. See Section 4.8.7 for details of the FLLs.

The FLL lock signals may be output directly on a GPIO pin by setting the respective GPIO fields as described in Section 4.10.1.

The FLL lock signals are inputs to the interrupt controller circuit. Separate interrupts are associated with the rising and falling edges of the <u>FLL</u>-lock status. The associated interrupt bits are latched once set; they can be polled at any time or used to control the IRQ signal. See Section 4.9 for details of the interrupt event handling.

# 4.10.9 OPCLK Clock Output—GPn\_FN = 0x048

A clock output (OPCLK) derived from SYSCLK can be output on a GPIO pin. The OPCLK frequency is controlled by OPCLK\_DIV and OPCLK\_SEL. The OPCLK output is enabled by setting OPCLK\_EN, as described in Table 4-53.

It is recommended to disable the clock output before making any change to the respective x\_DIV or x\_SEL fields.

The source frequency for OPCLK must be selected using the respective x\_SEL field. The selected frequency must be less than or equal to the applicable system clock source. The maximum output frequency supported for GPIO output is noted in Table 3-9.

The OPCLK signal can be output directly on a GPIO pin by setting the respective GPIO fields as described in Section 4.10.1.

See Section 4.8 for details of the system clocks.



| Register Address | Bit | Label          | Default | Description                                                                                                                               |
|------------------|-----|----------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------|
| R4128 (0x1020)   | 15  | OPCLK_EN       | 0       | OPCLK Enable                                                                                                                              |
| OUTPUT_SYS_CLK   |     |                |         | 0 = Disabled                                                                                                                              |
|                  |     |                |         | 1 = Enabled                                                                                                                               |
|                  | 7:3 | OPCLK_DIV[4:0] | 0x00    | OPCLK Divider                                                                                                                             |
|                  |     |                |         | 0x02 = Divide by 2                                                                                                                        |
|                  |     |                |         | 0x04 = Divide by 4                                                                                                                        |
|                  |     |                |         | 0x06 = Divide by 6                                                                                                                        |
|                  |     |                |         | (even numbers only)                                                                                                                       |
|                  |     |                |         | 0x1E = Divide by 30                                                                                                                       |
|                  |     |                |         | Note that only even numbered divisions (2, 4, 6, etc.) are valid selections. All other codes are reserved if the OPCLK signal is enabled. |
|                  | 2:0 | OPCLK_SEL[2:0] | 000     | OPCLK Source Frequency                                                                                                                    |
|                  |     |                |         | 000 = 6.144 MHz (5.6448 MHz)                                                                                                              |
|                  |     |                |         | 001 = 12.288 MHz (11.2896 MHz)                                                                                                            |
|                  |     |                |         | 010 = 24.576 MHz (22.5792 MHz)                                                                                                            |
|                  |     |                |         | 011 = 49.152 MHz (45.1584 MHz)                                                                                                            |
|                  |     |                |         | All other codes are reserved                                                                                                              |
|                  |     |                |         | The frequencies in brackets apply for 44.1 kHz–related SYSCLK rates only (i.e., SAMPLE_RATE_ <i>n</i> = 0x09–0x0D).                       |
|                  |     |                |         | The OPCLK source frequency must be less than or equal to the SYSCLK frequency.                                                            |

#### Table 4-53. OPCLK Control

# 4.10.10 Pulse-Width Modulation (PWM) Signal Output—GPn\_FN = 0x080, 0x081

The CS48L32 incorporates two PWM signal generators, which can be enabled as GPIO outputs. The duty cycle of each PWM signal can be modulated by an audio source, or can be set to a fixed value using a control register setting.

The PWM outputs may be output directly on a GPIO pin by setting the respective GPIO fields as described in Section 4.10.1.

See Section 4.3.10 for details of how to configure the PWM signal generators.

## 4.10.11 Input Signal Path Signal Detect—GPn\_FN = 0x08C

The input path signal-detect function provides an output that indicates the status of one or more selected input channels. The signal-detect status indicates when one or more of the input channels exceeds the configured signal-threshold level. See Section 4.2.8 for details of the input path signal-detect function.

The input path signal-detect status may be output directly on a GPIO pin by setting the respective GPIO fields as described in Section 4.10.1.

The signal-detect function is an input to the interrupt control circuit. Separate interrupts are associated with the rising and falling edges of the signal-detect status. The associated interrupt bits are latched once set; they can be polled at any time or used to control the IRQ signal. See Section 4.9 for details of the interrupt event handling.

## 4.10.12 Ultrasonic Signal Detect—GPn\_FN = 0x090, 0x092

The ultrasonic signal-detect function provides an output that indicates the signal-detection status. The output is asserted if the detection conditions are met. See Section 4.2.9 for details of the ultrasonic signal-detect function.

The input path signal-detect status may be output directly on a GPIO pin by setting the respective GPIO fields as described in Section 4.10.1.

The signal-detect function is an input to the interrupt control circuit. Separate interrupts are associated with the rising and falling edges of the signal-detect status. The associated interrupt bits are latched once set; they can be polled at any time or used to control the IRQ signal. See Section 4.9 for details of the interrupt event handling.



## 4.10.13 Alarm Generator Status Output—GPn\_FN = 0x230–0x233

The CS48L32 alarm-generator circuit is associated with the general-purpose timers. The alarm generator supports up to four output channels; these can be used to indicate one-off events, or can be configured for cyclic (repeated) triggers. See Section 4.5.2 for details of the alarm-control circuits.

The alarm status may be output directly on a GPIO pin by setting the respective GPIO fields as described in Section 4.10.1. The alarm status is asserted when the respective alarm-trigger conditions are met. The signal is asserted for a duration that is configurable as described in Section 4.5.2.1.

The alarm generators also provide input to the interrupt control circuit. An interrupt event is triggered whenever the alarm-trigger conditions are met. The associated interrupt bits are latched once set; they can be polled at any time or used to control the IRQ signal. See Section 4.9 for details of the interrupt event handling.

# 4.10.14 General-Purpose Timer Status Output—GPn\_FN = 0x250–0x251

The CS48L32 incorporates two general-purpose timers, which support a wide variety of uses. The timers can count up or down, and support continuous or single count modes. A status output, indicating the progress of each timer, is provided. See Section 4.5.3 for details of the general-purpose timers.

A logic signal from each general-purpose timer may be output directly on a GPIO pin by setting the respective GPIO fields as described in Section 4.10.1. This logic signal is pulsed high whenever the timer reaches its final count value.

The general-purpose timers also provide input to the interrupt control circuit. An interrupt event is triggered whenever the timer reaches its final count value. The associated interrupt bits are latched once set; they can be polled at any time or used to control the IRQ signal. See Section 4.9 for details of the interrupt event handling.

## 4.10.15 DSP1 Power Status—GPn\_FN = 0x373

The Halo Core DSP supports a wide range of audio-enhancement functions. In typical applications, the DSP operates intermittently, waiting for an interrupt or other event before proceeding. A status output, indicating DSP activity, is provided to assist in the development of DSP firmware code. See Section 4.4 for details of the Halo Core DSP.

A logic signal from the DSP may be output directly on a GPIO pin by setting the respective GPIO fields as described in Section 4.10.1. The power-status indication is asserted if the DSP is idle.

# 4.10.16 SPI2 Slave-Select Output—GPn\_FN = 0x608, 0x609, 0x60A, 0x60B

The SPI master interface supports four slave-select ( $\overline{SS}$ ) connections, enabling multiple devices to be accessed on a shared bus. The  $\overline{SS}$  output is asserted (Logic 0) at the start of a SPI transaction and deasserted (Logic 1) at the end. See Section 4.5.5 for details of the SPI master interface.

The slave-select outputs, SS1–SS4, may be configured on a GPIO pin by setting the respective GPIO fields as described in Section 4.10.1. Active-low output is configured by setting the respective  $GPn_POL$  bit.

Note the Slave Select 1 function ( $GPn_FN = 0x608$ ) is the same signal as the pin-specific  $\overline{SS}$  function on GPIO11 (GP11\_FN = 0x000).

# 4.11 Control Interface

The CS48L32 is controlled by read/write access to its control registers using the SPI1 control interface.

The CS48L32 executes a boot sequence following power-on reset, hardware reset, or software reset. Note that control register writes should not be attempted until the boot sequence has completed. See Section 4.14 for further details.

Note that the control interface function can be supported with or without system clocking—there is no requirement for SYSCLK to be enabled when accessing the register map.



Timing specifications for the control interface is provided in Table 3-18. In some applications, additional system-wide constraints must be observed to ensure control interface limits are not exceeded. Full details of these requirements are provided in Section 4.8.6. These constraints need to be considered if any of the following conditions is true.

- SYSCLK is enabled and is < 11.2896 MHz
- · Control-register access is scheduled at register address 0x80000 or above

The SPI1 control interface comprises four pins; each is referenced to the VDD\_IO power domain.

- SPI1\_MISO—Data output
- SPI1\_MOSI—Data input
- SPI1\_SCK—Interface clock input
- SPI1\_SS—Slave select input

The SPI1 control interface supports selectable drive-strength, pull-down, and phase control using the register fields described in Table 4-54.

| Register Address | Bit | Label        | Default | Description                         |
|------------------|-----|--------------|---------|-------------------------------------|
| R144 (0x0090)    | 0   | SPI1_DPHA    | 0       | SPI1 data phase control             |
| CTRL_IF_DPHA     |     |              |         | 0 = MISO driven on falling SCK edge |
|                  |     |              |         | 1 = MISO driven on rising SCK edge  |
| R4100 (0x1004)   | 8   | SPI1_MISO_   | 1       | SPI1_MISO output drive strength     |
| SPI1_CFG_1       |     | DRV_STR      |         | 0 = 4 mA                            |
|                  |     |              |         | 1 = 8 mA                            |
|                  | 7   | SPI1_MISO_PD | 0       | SPI1_MISO pull-down control         |
|                  |     |              |         | 0 = Disabled                        |
|                  |     |              |         | 1 = Enabled                         |

Table 4-54. Control Interface Configuration

A detailed description of the SPI1 control interface operation is provided in Section 4.11.1.

Note the CS48L32 also incorporates a quad-SPI master interface (SPI2); this feature is described in Section 4.5.5.

## 4.11.1 Four-Wire (SPI) Control Mode

The SPI1 control interface mode is supported using the SPI1\_SS, SPI1\_SCK, SPI1\_MOSI, and SPI1\_MISO pins.

The MOSI (data-input) pin supports the following behavior:

- In write operations (R/W = 0), the MOSI pin input is driven by the controlling device.
- In read operations (R/W = 1), the MOSI pin is ignored following receipt of the valid register address.

The MISO (data-output) pin supports the following behavior:

- If SS is asserted (Logic 0), the MISO output is actively driven when outputting data and is high impedance at other times. If SS is not asserted, the MISO output is high impedance.
- The timing of the MISO data output is configurable using SPI1\_DPHA. Depending on the host-interface behavior and timing requirements, SPI1\_DPHA can be used to support a wide range of SCK frequencies. See Table 3-18 for timing information.
- The high-impedance state of the MISO output allows the pin to be shared with other slaves. An internal pull-down resistor can be enabled on the MISO pin, as described in Table 4-54.

The SPI interface uses a 31-bit register address and 32-bit data words. Note that the full SPI message protocol also includes a read/write bit and a 32-bit padding phase (see Fig. 4-55 and Fig. 4-56).

Continuous read and write modes enable multiple register operations to be scheduled faster than is possible with single register operations. In these modes, the CS48L32 automatically increments the register address at the end of each data word, for as long as SS is held low and SCK is toggled. Successive data words can be input/output every 32 clock cycles.

The SPI protocol is shown in Fig. 4-55 and Fig. 4-56.



Fig. 4-55 shows a single register write to a specified address.



Figure 4-55. Control Interface SPI Register Write

Fig. 4-56 shows a single register read from a specified address. Note that Fig. 4-56 assumes MISO is driven on the falling SCK edge, i.e., SPI1\_DPHA = 0.





# 4.12 Charge Pump, Regulators, and Voltage Reference

The CS48L32 incorporates a charge-pump and an LDO-regulator circuit to generate supply rails for internal functions and to support external microphone requirements. The CS48L32 also incorporates a MICBIAS generator (with three switchable outputs), that provides low-noise reference voltages suitable for biasing ECM-type microphones or powering digital microphones.

The VDD\_CP (1.8 V) domain powers the Charge Pump circuit. Refer to Section 5.1 for recommended external components.

## 4.12.1 Charge Pump and LDO Regulator

The charge pump (CP2) powers the regulator (LDO2), which provides the supply rail for analog input circuits and for the MICBIAS generator. CP2 and LDO2 are enabled by setting CP2\_EN.

If CP2 and LDO2 are enabled, the VOUT\_MIC voltage is selected using the LDO2\_VSEL field. Note that if the MICBIAS generator is in normal (regulator) mode, the VOUT\_MIC voltage must be at least 200 mV greater than the selected MICBIAS1*x* output voltages.

If CP2 and LDO2 are enabled, an internal bypass path may be selected, connecting the VOUT\_MIC pin directly to the VDD\_CP supply. This path is controlled using the CP2\_BYPASS bit. Note that the bypass path is only supported if CP2 is enabled.

**Note:** The 32 kHz clock must be configured and enabled if CP2 is enabled in its normal operating mode. The 32 kHz clock is not required in bypass mode (CP2\_BYPASS = 1). See Section 4.8 for details of the system clocks.

If CP2 is disabled, the CP\_FILT pin can be either floating or actively discharged. The behavior is configured using the CP2\_DISCH bit.

If LDO2 is disabled, the VOUT\_MIC pin can be either floating or actively discharged. The behavior is configured using the LDO2\_DISCH bit.



The charge pump and LDO-regulator circuits are shown in Fig. 4-57. The associated control bits are described in Table 4-55.

Note that decoupling capacitors and flyback capacitors are required for these circuits. Refer to Section 5.1.5 for recommended external components.

# 4.12.2 Microphone Bias (MICBIAS) Control

The MICBIAS generator provides a low-noise reference voltage suitable for biasing ECM-type microphones or powering digital microphones. Refer to Section 5.1.3 for recommended external components.

The MICBIAS generator is powered from VOUT\_MIC, which is generated by an internal charge pump and LDO, as shown in Fig. 4-57.

Switchable outputs from the MICBIAS generator allow three separate reference/supply outputs to be independently controlled. The MICBIAS regulator is enabled using MICB1\_EN. The MICBIAS output switches are enabled using MICB1x\_EN (where *x* is A, B, or C for the respective outputs MICBIAS1A, MICBIAS1B, or MICBIAS1C.

Note that, to enable any of the MICBIAS1x outputs, both the output switch and the respective regulator must be enabled.

If a MICBIAS output is disabled, it can be configured to be floating or to be actively discharged. This is configured using the MICB1\_DISCH bit (for the MICBIAS regulator), and the MICB1x\_DISCH bits (for the switched outputs). Each discharge path is only effective when the respective regulator, or switched output, is disabled.

The MICBIAS generator can operate in Regulator Mode or in Bypass Mode. The applicable mode is selected using the MICB1\_BYPASS.

 In Regulator Mode (MICB1\_BYPASS = 0), the output voltage is selected using the MICB1\_LVL field. In this mode, VOUT\_MIC must be at least 200 mV greater than the required MICBIAS output voltage. The MICBIAS outputs are powered from the VOUT\_MIC pin and use the internal band-gap circuit as a reference.

In Regulator Mode, the MICBIAS regulators are designed to operate without external decoupling capacitors. The regulators can be configured to support a capacitive load if required, using the MICB1\_EXT\_CAP bit. (This may be appropriate for a DMIC supply.) It is important that the external capacitance is compatible with the applicable MICB1\_EXT\_CAP setting. The compatible load conditions are detailed in Table 3-10.

In Bypass Mode (MICB1\_BYPASS = 1), the respective outputs (MICBIAS1x), when enabled, are connected directly to VOUT\_MIC. This enables a low-power operating state. Note that the MICB1\_EXT\_CAP setting is not applicable in Bypass Mode—there are no restrictions on the external MICBIAS capacitance in Bypass Mode.

The MICBIAS generator incorporates a pop-free control circuit to ensure smooth transitions when the MICBIAS output is enabled or disabled in Bypass Mode; this feature is enabled using MICB1\_RATE.

The MICBIAS generator is shown in Fig. 4-57. The MICBIAS control fields are described in Table 4-55.

The maximum output current for the MICBIAS regulator is noted in Table 3-10. This limit must be observed across all of the MICBIAS1*x* outputs, especially if more than one microphone is connected. Note that the maximum output current differs between Regulator Mode and Bypass Mode.

### 4.12.3 Voltage-Reference Circuit

The CS48L32 incorporates a voltage-reference circuit, powered by VDD\_A. This circuit ensures the accuracy of the LDO-regulator and MICBIAS voltage settings.



### 4.12.4 Block Diagram and Control Registers

The charge-pump and regulator circuits are shown in Fig. 4-57. Note that decoupling capacitors and flyback capacitors are required for these circuits. Refer to Section 5.1 for recommended external components.



Figure 4-57. Charge Pumps and Regulators

The charge-pump and regulator control registers are described in Table 4-55.

| Table 4-55. | Charge-Pump and LDO Control Registers |
|-------------|---------------------------------------|
|-------------|---------------------------------------|

| Register Address | Bit  | Label          | Default                            |                                     | Description                    |                        |
|------------------|------|----------------|------------------------------------|-------------------------------------|--------------------------------|------------------------|
| R8192 (0x2000)   | 2    | CP2_DISCH      | 1                                  | Charge Pump Dischar                 | ge                             |                        |
| MIC_CHARGE_      |      |                | 0 = CP_FILT floating when disabled |                                     |                                |                        |
| PUMP1            |      |                |                                    | 1 = CP_FILT discharge               | ed when disabled               |                        |
|                  | 1    | CP2_BYPASS     | 1                                  | Charge Pump and LD                  | O Bypass Mode                  |                        |
|                  |      |                |                                    | 0 = Normal                          |                                |                        |
|                  |      |                |                                    | 1 = Bypass Mode                     |                                |                        |
|                  |      |                |                                    | In Bypass Mode, VDD                 | _CP is connected directly to V | OUT_MIC.               |
|                  |      |                |                                    | Note that CP2_EN mu                 | st also be set.                |                        |
|                  | 0    | CP2_EN         | 0 Charge Pump and LDO2 Control     |                                     |                                |                        |
|                  |      |                |                                    | (Provides analog input              | and VOUT_MIC supplies)         |                        |
|                  |      |                |                                    | 0 = Disabled                        |                                |                        |
|                  |      |                |                                    | 1 = Enabled                         |                                |                        |
| R9224 (0x2408)   | 10:5 | LDO2_VSEL[5:0] | 0x1F                               | LDO2 Output Voltage                 | Select                         |                        |
| LDO2_CTRL1       |      |                |                                    | 0x00 = 0.900 V                      | 0x13 = 1.375 V                 | 0x1F = 2.500 V         |
|                  |      |                |                                    | 0x01 = 0.925 V                      | 0x14 = 1.400 V                 | … (100 mV steps)       |
|                  |      |                |                                    | 0x02 = 0.950 V                      | 0x15 = 1.500 V                 | 0x26 = 3.200 V         |
|                  |      |                |                                    | (25 mV steps)                       | … (100 mV steps)               | 0x27 to 0x3F = 3.300 V |
|                  | 2    | LDO2_DISCH     | 1                                  | LDO2 Discharge                      |                                |                        |
|                  |      |                |                                    | 0 = VOUT_MIC floating when disabled |                                |                        |
|                  |      |                |                                    | 1 = VOUT_MIC discha                 | rged when disabled             |                        |



| Register Address |     | Label          | Default |                                                | Descriptio               |                                     |
|------------------|-----|----------------|---------|------------------------------------------------|--------------------------|-------------------------------------|
| R9232 (0x2410)   | 15  | MICB1_EXT_CAP  | 0       | Microphone Bias 1 Exter                        | rnal Capacitor (if MICB1 | _BYPASS = 0).                       |
| MICBIAS_CTRL1    |     |                |         | Configures the MICBIAS to the MICBIAS1x output |                          | the specified capacitance connected |
|                  |     |                |         | 0 = No external capacito                       | r                        |                                     |
|                  |     |                |         | 1 = External capacitor co                      | onnected                 |                                     |
|                  | 8:5 | MICB1_LVL[3:0] | 0x7     | Microphone Bias 1 Volta                        | ge Control (in Regulator | r Mode, i.e., MICB1_BYPASS = 0)     |
|                  |     |                |         | 0x0 = 1.5 V                                    | 0x5 = 2.0 V              | 0xA = 2.5 V                         |
|                  |     |                |         | 0x1 = 1.6 V                                    | 0x6 = 2.1 V              | 0xB = 2.6 V                         |
|                  |     |                |         | 0x2 = 1.7 V                                    | 0x7 = 2.2 V              | 0xC = 2.7 V                         |
|                  |     |                |         | 0x3 = 1.8 V                                    | 0x8 = 2.3 V              | 0xD = 2.8 V                         |
|                  |     |                |         | 0x4 = 1.9 V                                    | 0x9 = 2.4 V              | 0xE–0xF = Reserved                  |
|                  | 3   | MICB1_RATE     | 0       | Microphone Bias 1 Rate                         | (Bypass Mode)            |                                     |
|                  |     |                |         | 0 = Fast start-up/shutdo                       | wn                       |                                     |
|                  |     |                |         | 1 = Pop-free start-up/sh                       | utdown                   |                                     |
|                  | 2   | MICB1_DISCH    | 1       | Microphone Bias 1 Discl                        | harge                    |                                     |
|                  |     |                |         | 0 = MICBIAS1 floating w                        | /hen disabled            |                                     |
|                  |     |                |         | 1 = MICBIAS1 discharge                         | ed when disabled         |                                     |
|                  | 1   | MICB1_BYPASS   | 1       | Microphone Bias 1 Mode                         | Э                        |                                     |
|                  |     |                |         | 0 = Regulator Mode                             |                          |                                     |
|                  |     |                |         | 1 = Bypass Mode                                |                          |                                     |
|                  | 0   | MICB1_EN       | 0       | Microphone Bias 1 Enab                         | ble                      |                                     |
|                  |     |                |         | 0 = Disabled                                   |                          |                                     |
|                  |     |                |         | 1 = Enabled                                    |                          |                                     |
| R9240 (0x2418)   | 9   | MICB1C_DISCH   | 1       | Microphone Bias 1C Dis                         | -                        |                                     |
| MICBIAS_CTRL5    |     |                |         | 0 = MICBIAS1C floating                         |                          |                                     |
|                  |     |                |         | 1 = MICBIAS1C dischar                          | -                        |                                     |
|                  | 8   | MICB1C_EN      | 0       | Microphone Bias 1C Ena                         | able                     |                                     |
|                  |     |                |         | 0 = Disabled                                   |                          |                                     |
|                  |     |                |         | 1 = Enabled                                    |                          |                                     |
|                  | 5   | MICB1B_DISCH   | 1       | Microphone Bias 1B Dis                         | -                        |                                     |
|                  |     |                |         | 0 = MICBIAS1B floating                         |                          |                                     |
|                  |     |                |         | 1 = MICBIAS1B discharg                         | -                        |                                     |
|                  | 4   | MICB1B_EN      | 0       | Microphone Bias 1B Ena                         | able                     |                                     |
|                  |     |                |         | 0 = Disabled                                   |                          |                                     |
|                  |     |                | 4       | 1 = Enabled                                    | 1                        |                                     |
|                  | 1   | MICB1A_DISCH   | 1       | Microphone Bias 1A Dis                         | -                        |                                     |
|                  |     |                |         | 0 = MICBIAS1A floating                         |                          |                                     |
|                  |     |                | 0       | 1 = MICBIAS1A discharg                         | -                        |                                     |
|                  | 0   | MICB1A_EN      | 0       | Microphone Bias 1A Ena<br>0 = Disabled         | anie                     |                                     |
|                  |     |                |         |                                                |                          |                                     |
|                  |     |                |         | 1 = Enabled                                    |                          |                                     |

#### Table 4-55. Charge-Pump and LDO Control Registers (Cont.)

# 4.13 JTAG Interface

The JTAG interface provides test and debug access to the CS48L32 DSP. The interface comprises five connections that are multiplexed with the GPIO/ASP2 pins as described in Table 4-56.

| Pin No | Pin Name          | JTAG Function | JTAG Description                          |
|--------|-------------------|---------------|-------------------------------------------|
| D4     | ASP2_BCLK/GPIO9   | TCK           | Clock input                               |
| E6     | GPIO1             | TDI           | Data input                                |
| F5     | ASP2_FSYNC/GPIO10 | TDO           | Data output                               |
| H5     | ASP2_DIN/GPIO8    | TMS           | Mode select input                         |
| G5     | ASP2_DOUT/GPIO7   | TRST          | Test access port reset input (active low) |

| Table 4-56. | JTAG | Interface | Connections |
|-------------|------|-----------|-------------|
|             | JIAO | menace    | Connections |



The JTAG interface is selected by setting the DSP\_JTAG\_MODE bit. If the JTAG interface is selected, the ASP and GPIO functions on the respective pins are disabled.

Note that, under default register conditions, DSP\_JTAG\_MODE is locked to prevent accidental selection—the user key must be set before writing to DSP\_JTAG\_MODE. The user key is set by writing 0x55, followed by 0xAA, to the USER\_KEY\_CTRL field.

It is recommended to clear the user key after writing to DSP\_JTAG\_MODE. (Note that clearing the user key does not change the value of DSP\_JTAG\_MODE.) The user key is cleared by writing 0xCC, followed by 0x33, to USER\_KEY\_CTRL.

For normal operation (test and debug access disabled), the JTAG interface should be disabled or held in reset. If DSP\_JTAG\_MODE = 0, the JTAG interface is disabled. If DSP\_JTAG\_MODE = 1, the JTAG interface is held in reset if the TRST pin is Logic 0. An internal pull-down resistor can be used to hold the TRST pin at Logic 0 (i.e., JTAG interface in reset) when not actively driven.

Integrated pull-up and pull-down resistors can be enabled on each of the JTAG pins. This is provided as part of the GPIO functionality, and provides a flexible capability for interfacing with other devices. The pull-up and pull-down resistors can be configured independently using the fields described in Table 4-49. Note that the respective pins must be configured as general-purpose inputs ( $GPn_FN = 0x001$ ,  $GPn_DIR = 1$ ) to support the pull-up/pull-down functions.

If the JTAG interface is enabled (TRST deasserted and TCK active) at the time of any reset, a software reset must be scheduled, with the TCK input stopped or TRST asserted (Logic 0), before using the JTAG interface.

It is recommended to always schedule a software reset before starting the JTAG clock or deasserting the JTAG reset. In this event, the JTAG interface should be held in its reset state until the software reset has completed, BOOT\_DONE\_STS1 is set, and DSP\_JTAG\_MODE is set. See Section 4.14.3 for further details of the CS48L32 software reset.

The JTAG interface control registers are described in Table 4-57.

| Register Address | Bit | Label              | Default | Description                                                                                                                                                    |
|------------------|-----|--------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R52 (0x0034)     | 7:0 | USER_KEY_CTRL[7:0] | 0x00    | User Key Control                                                                                                                                               |
| USER_KEY_CTRL    |     |                    |         | Write 0x55, then 0xAA, to set the key. (Registers unlocked.)                                                                                                   |
|                  |     |                    |         | Write 0xCC, then 0x33, to clear the key. (Registers locked.)                                                                                                   |
| R4156 (0x103C)   | 16  | DSP_JTAG_MODE      | 0       | DSP JTAG Mode Enable                                                                                                                                           |
| MISC_TST_CTRL1   |     |                    |         | 0 = Disabled                                                                                                                                                   |
|                  |     |                    |         | 1 = Enabled                                                                                                                                                    |
|                  |     |                    |         | Under default conditions, this bit is locked and cannot be written. To change the value of this bit, the user key must be set before writing to DSP_JTAG_MODE. |

 Table 4-57.
 JTAG Interface Control

# 4.14 Power-Up and Resets

The CS48L32 incorporates a power-on reset function to control the device start-up procedure. Hardware- and software-controlled reset functions are also supported. The resets each provide similar functionality, and are described in the following subsections.

# 4.14.1 Power-On Reset (POR)

The CS48L32 remains in the reset state until VDD\_A, VDD\_IO, and VDD\_D are above their respective reset thresholds. Note that specified device performance is not assured outside the voltage ranges defined in Table 3-3.

The POR sequence is scheduled on initial power-up, when VDD\_A, VDD\_IO, and VDD\_D are above their respective reset thresholds. After the initial power-up, the POR is also scheduled following an interrupt to the VDD\_IO or VDD\_A supplies.

If external bus interfaces (e.g., SPI, I<sup>2</sup>S/ASP) are in use when POR is scheduled, it is possible that CS48L32 data output pins could disrupt ongoing transactions. To avoid possible disruption to other devices, all interface activity with the CS48L32 should be ceased before scheduling POR.



### 4.14.2 Hardware Reset

The CS48L32 provides a hardware reset function, which is executed whenever the RESET input is asserted (Logic 0). The RESET input is active low and is referenced to the VDD\_IO power domain. A hardware reset causes all of the CS48L32 control registers to be reset to their default states.

An internal pull-up resistor is enabled by default on the RESET pin; this can be configured using the RESET\_PU bit. A pull-down resistor is also available, as described in Table 4-58. When the pull-up and pull-down resistors are both enabled, the CS48L32 provides a bus keeper function on the RESET pin. The bus keeper function holds the input logic level unchanged whenever the external circuit removes the drive (e.g., if the signal is tristated).

If external bus interfaces (e.g., SPI, I<sup>2</sup>S/ASP) are in use when hardware reset is scheduled, it is possible that CS48L32 data output pins could disrupt ongoing transactions. To avoid possible disruption to other devices, all interface activity with the CS48L32 should be ceased before scheduling a hardware reset.

| Register Address | Bit | Label    | Default | Description                                                                                            |
|------------------|-----|----------|---------|--------------------------------------------------------------------------------------------------------|
| R10008 (0x2718)  | 1   | RESET_PU | 1       | RESET pull-up enable                                                                                   |
| AOD_PAD_CTRL     |     |          |         | 0 = Disabled                                                                                           |
|                  |     |          |         | 1 = Enabled                                                                                            |
|                  |     |          |         | <b>Note:</b> If RESET_PD and RESET_PU are both set, a bus keeper function is enabled on the RESET pin. |
|                  | 0   | RESET_PD | 0       | RESET pull-down enable                                                                                 |
|                  |     |          |         | 0 = Disabled                                                                                           |
|                  |     |          |         | 1 = Enabled                                                                                            |
|                  |     |          |         | <b>Note:</b> If RESET_PD and RESET_PU are both set, a bus keeper function is enabled on the RESET pin. |

### Table 4-58. Reset Pull-Up/Pull-Down Configuration

### 4.14.3 Software Reset

A software reset is executed by writing 0x5A to the SFT\_RESET field. A software reset causes the CS48L32 control registers to be reset to their default states.

**Note:** The DSP firmware-memory control registers (see Table 4-27) are unaffected by software reset. The DSP firmware memory contents are maintained through software reset, provided the respective memory bank is enabled.

### Table 4-59. Software Reset

| Register Address | Bit   | Label     | Default | Description                     |
|------------------|-------|-----------|---------|---------------------------------|
| R32 (0x0020)     | 31:24 | SFT_RESET | 0x00    | Software reset control.         |
| SFT_RESET        |       |           |         | Write 0x5A to reset the device. |

## 4.14.4 Boot Sequence

The CS48L32 executes a boot sequence following power-on reset, hardware reset, or software reset. The boot sequence configures the CS48L32 with factory-set trim (calibration) data.

The BOOT\_DONE\_STS1 bit is asserted on completion of the boot sequence, as described in Table 4-60. Control-register writes should not be attempted until BOOT\_DONE\_STS1 has been asserted.

The BOOT\_DONE\_STS1 signal is an input to the interrupt control circuit and can be used to trigger an interrupt event on completion of the boot sequence; see Section 4.9. Under default register conditions, a falling edge on the IRQ pin indicates completion of the boot sequence.



| Register Address | Bit | Label          | Default | Description                                                                            |
|------------------|-----|----------------|---------|----------------------------------------------------------------------------------------|
| R98452 (0x18094) | 3   | BOOT_DONE_STS1 | 0       | Boot Status                                                                            |
| IRQ1_STS2        |     |                |         | 0 = Busy (boot sequence in progress)                                                   |
|                  |     |                |         | 1 = Idle (boot sequence completed)                                                     |
|                  |     |                |         | Control register writes should not be attempted until the boot sequence has completed. |

### Table 4-60. Device Boot-Up Status

## 4.14.5 Digital I/O Status in Reset

 Table 1-1 describes the default status of the CS48L32 digital I/O pins on completion of power-on reset and before any register writes. The same conditions are also applicable on completion of a hardware reset or software reset.

## 4.14.6 DSP Firmware Memory Control in Reset

The firmware memory contents are maintained through software reset, provided the respective memory bank is enabled see Section 4.4.3.1 to enable the DSP firmware memory. The DSP firmware memory contents are not retained under power-on-reset or hardware-reset conditions.

Note that the DSP firmware memory is not actively cleared under power-on-reset or hardware-reset conditions; some contents of the memory may persist through these events, but the integrity of the memory is not assured.

# 4.15 Device ID

The device ID and associated related data can be read from registers 0x0000 and 0x0004, as described in Table 4-61.

| Register Address | Bit  | Label         | Default  | Description                                                             |
|------------------|------|---------------|----------|-------------------------------------------------------------------------|
| R0 (0x0000)      | 23:0 | DEVID[23:0]   | 0x048A32 | Device ID                                                               |
| DEVID            |      |               |          |                                                                         |
| R4 (0x0004)      | 7:4  | AREVID[3:0]   | _        | All-layer device revision.                                              |
| REVID            |      |               |          | This field is incremented for every all-layer revision of the device.   |
|                  | 3:0  | MTLREVID[3:0] | _        | Metal-layer device revision.                                            |
|                  |      |               |          | This field is incremented for every metal-layer revision of the device. |

#### Table 4-61. Device ID



# **5** Applications

# 5.1 Recommended External Components

This section provides information on the recommended external components for use with the CS48L32.

# 5.1.1 Analog Input Paths

The CS48L32 supports up to four analog audio input connections. Each input is biased to the internal DC reference, VREF. (Note that this reference voltage is present on the VREF\_FILT pin.) A DC-blocking capacitor is required for each analog input pin used in the target application. The choice of capacitor is determined by the filter that is formed between that capacitor and the impedance of the input pin. The circuit is shown in Fig. 5-1.



Figure 5-1. Audio Input Path DC-Blocking Capacitor

In accordance with the CS48L32 input pin resistance (see Table 3-5), a 1  $\mu$ F capacitance for all input connections gives good results in most cases, with a 3 dB cut-off frequency around 13 Hz.

Ceramic capacitors are suitable, but take care to ensure the desired capacitance is maintained at the VDD\_A operating voltage. Also, ceramic capacitors may show microphonic effects, where vibrations and mechanical conditions give rise to electrical signals. This is particularly problematic for microphone input paths where a large signal gain is required.

A single capacitor is required for a single-ended line or microphone input connection. For a differential input connection, a DC-blocking capacitor is required on both input pins.

The external connections for single-ended and differential microphones, incorporating the CS48L32 microphone bias circuit, are shown in Fig. 5-2.

# 5.1.2 PDM (DMIC) Input Paths

The CS48L32 supports as many as four PDM input channels, ideal for use with digital microphone (DMIC) input and other digital interfaces. Two channels of audio data can be multiplexed on each  $INn_PDMDATA$  pin; each stereo interface is clocked using the respective  $INn_PDMCLK$  pin.

The external connections for digital microphones, incorporating the CS48L32 microphone bias circuit, are shown in Fig. 5-4. Ceramic decoupling capacitors for the digital microphones may be required—refer to the specific recommendations for the application microphones.

If two microphones are connected to a single IN*n*\_PDMDATA pin, the microphones must be configured to ensure that the left mic transmits a data bit when IN*n*\_PDMCLK is high and the right mic transmits a data bit when IN*n*\_PDMCLK is low. The CS48L32 samples the DMIC data at the end of each IN*n*\_PDMCLK phase. Each microphone must tristate its data output while the other microphone is transmitting. Integrated pull-down resistors can be enabled on the IN*n*\_PDMDATA pins if required.



The voltage reference for the IN1 and IN2 PDM interfaces is selectable. The DMIC use cases, the power supply for each digital microphone should be set equal to the applicable voltage reference.

## 5.1.3 Microphone Bias Circuit

The CS48L32 is designed to interface easily with analog or digital microphones.

Each microphone requires a bias current (electret condenser microphones) or voltage supply (silicon microphones); these can be provided by the MICBIAS regulator on the CS48L32. The MICBIAS generator supports switchable outputs that allow three separate reference/supply outputs to be independently controlled.

Note that the VOUT\_MIC pin can also be used (instead of MICBIAS1*x*) as a reference or power supply for external microphones. The MICBIAS outputs are recommended, as these offer better noise performance and independent enable/ disable control.

Analog microphones may be connected in single-ended or differential configurations, as shown in Fig. 5-2. The differential configuration provides better performance due to its rejection of common-mode noise; the single-ended method provides a reduction in external component count.

A bias resistor is required when using an ECM. The bias resistor should be chosen according to the minimum operating impedance of the microphone and MICBIAS voltage so that the maximum bias current of the CS48L32 is not exceeded.

A 2.2 k $\Omega$  bias resistor is recommended; this provides compatibility with a wide range of microphone components.



Figure 5-2. Single-Ended and Differential Analog Microphone Connections

Analog MEMS microphones can be connected to the CS48L32 as shown in Fig. 5-3. In this configuration, the MICBIAS generator provides a low-noise supply for the microphones; a bias resistor is not required.







DMIC connection to the CS48L32 is shown in Fig. 5-4. Note that ceramic decoupling capacitors at the DMIC power supply pins may be required—refer to the specific recommendations for the application microphones.



Figure 5-4. DMIC Connection

The MICBIAS generator can operate in Regulator Mode or in Bypass Mode. See Section 4.12 for details of the MICBIAS generators.

In Regulator Mode, the MICBIAS regulator is designed to operate without external decoupling capacitors. The regulator can be configured to support a capacitive load if required (e.g., for DMIC supply decoupling). The compatible load conditions are detailed in Table 3-10.

If the total capacitive load on MICBIAS1 exceeds the specified conditions for Regulator Mode (e.g., due to a decoupling capacitor or long PCB trace), the respective generator must be configured in Bypass Mode.

The maximum output current for the MICBIAS regulator is noted in Table 3-10. This limit must be observed across all of the MICBIAS1*x* outputs, especially if more than one microphone is connected. Note that the maximum output current differs between Regulator Mode and Bypass Mode. The MICBIAS output voltage can be adjusted using register control in Regulator Mode.

## 5.1.4 **Power Supply/Reference Decoupling**

Electrical coupling exists particularly in digital logic systems where switching in one subsystem causes fluctuations on the power supply. This effect occurs because the inductance of the power supply acts in opposition to the changes in current flow that are caused by the logic switching. The resultant variations (spikes) in the power-supply voltage can cause malfunctions and unintentional behavior in other components. A decoupling (bypass) capacitor can be used as an energy storage component that provides power to the decoupled circuit for the duration of these power-supply variations, protecting it from malfunctions that could otherwise arise.

Coupling also occurs in a lower frequency form when ripple is present on the power supply rail caused by changes in the load current or by limitations of the power-supply regulation method. In audio components such as the CS48L32, these variations can alter the performance of the signal path, leading to degradation in signal quality. A decoupling capacitor can be used to filter these effects by presenting the ripple voltage with a low-impedance path that does not affect the circuit to be decoupled.

These coupling effects are addressed by placing a capacitor between the supply rail and the corresponding ground reference. In the case of systems comprising multiple power supply rails, decoupling should be provided on each rail.



PCB layout is also a contributory factor for coupling effects. If multiple power supply rails are connected to a single supply source, it is recommended to provide separate PCB tracks connecting each rail to the supply. See Section 5.3 for PCB-layout recommendations.

The recommended decoupling capacitors for CS48L32 are detailed in Table 5-1.

| Power Supply | Ground <sup>1</sup> | Decoupling Capacitor                               |
|--------------|---------------------|----------------------------------------------------|
| VDD_A        | GND_A               | 1.0 μF ceramic                                     |
| VDD_D        | GND_D               | 2 x 1.0 μF ceramic—one capacitor on each VDD_D pin |
| VDD_FLL      | GND_D               | 1.0 μF ceramic                                     |
| VDD_IO       | GND_D               | 0.1 μF ceramic <sup>2</sup>                        |
| VDD_CP       | GND_CP              | 1.0 μF ceramic                                     |
| VOUT_MIC     | GND_A               | 4.7 μF ceramic                                     |
| VREF_FILT    | GND_A               | 2.2 μF ceramic                                     |

#### Table 5-1. Power Supply Decoupling Capacitors

1.On the QFN package variant, all of the CS48L32 ground domains are connected to the exposed die pad.

2.Total capacitance of 4.7 μF is required for the VDD\_IO domain. This can be provided by dedicated VDD\_IO decoupling or by other capacitors on the same power rail.

All decoupling capacitors should be placed as close as possible to the CS48L32 device. The connection between GND\_A, the VDD\_A decoupling capacitor, and the main system ground should be made at a single point as close as possible to the GND\_A ball of the CS48L32.

Due to the wide tolerance of many types of ceramic capacitors, care must be taken to ensure that the selected components provide the required capacitance across the required temperature and voltage ranges in the intended application. For most application the use of ceramic capacitors with capacitor dielectric X7R is recommended.

## 5.1.5 Charge-Pump Components

The CS48L32 incorporates a charge-pump circuit (CP2), which generates the supply rail for the microphone bias (MICBIAS) regulators.

Decoupling capacitors are required on the charge-pump output (CP\_FILT). A fly-back capacitor is also required. The recommended charge-pump capacitors for CS48L32 are detailed in Table 5-2.

| Description                                           | Capacitor                                                                                  |
|-------------------------------------------------------|--------------------------------------------------------------------------------------------|
| CP_FILT decoupling                                    | Required capacitance is 1.0 $\mu$ F at 3.6 V.<br>Suitable component typically 4.7 $\mu$ F. |
| CP2 fly-back<br>(connect between CP_FLYP and CP_FLYN) | Required capacitance is 220 nF at 2 V.<br>Suitable component typically 470 nF.             |

### Table 5-2. Charge-Pump External Capacitors

Ceramic capacitors are recommended for these charge-pump requirements. Note that, due to the wide tolerance of many types of ceramic capacitors, care must be taken to ensure that the selected components provide the required capacitance across the required temperature and voltage ranges in the intended application. Ceramic capacitors with X7R dielectric are recommended.

The positioning of the charge-pump capacitors is important. These capacitors (particularly the fly-back capacitor) must be placed as close as possible to the CS48L32.

# 5.2 Audio Serial Port Clocking Configurations

The audio serial ports (ASP1–ASP2) can be configured in master or slave modes. In all applications, it is important that the system clocking configuration is correctly designed. Incorrect clock configurations lead to audible clicks arising from dropped or repeated audio samples; this is caused by the inherent tolerances of multiple asynchronous system clocks.

To ensure reliable clocking of the audio serial port functions, the external interface clocks (e.g., BCLK, FSYNC) must be derived from the same clock source as SYSCLK.



In ASP-Master Mode, the external BCLK and FSYNC signals are generated by the CS48L32 and synchronization of these signals with SYSCLK is ensured. In this case, clocking of the ASP is typically derived from the MCLK1 input, either directly or via one of the FLL circuits. Alternatively, another ASP*n* or PDM interface can be used to provide the reference clock to which the ASP master can be synchronized.

In ASP-Slave Mode, the external BCLK and FSYNC signals are generated by another device, as inputs to the CS48L32. In this case, the system clock (SYSCLK) must be generated from a source that is synchronized to the external BCLK and FSYNC inputs.

In a typical ASP-Slave Mode application, the BCLK input is selected as the clock reference, using the FLL to perform frequency shifting. The MCLK1 input can also be used, but only if it is synchronized externally to the BCLK and FSYNC inputs. The PDM interface can also provide the clock reference, via one of the FLLs, provided that the BCLK and FSYNC signals are externally synchronized with the respective clock signal.

The valid ASP clocking configurations are listed in Table 5-3 for ASP-Master and ASP-Slave Modes.

| ASP Mode    | Clocking Configuration                                                                                                                                                                               |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Master Mode | SYSCLK_SRC selects MCLK1 as SYSCLK source.                                                                                                                                                           |
|             | SYSCLK_SRC selects FLL1 as SYSCLK source;<br>FLL1_REFCLK_SRC selects MCLK1 as FLL1 source.                                                                                                           |
|             | SYSCLK_SRC selects FLL1 as SYSCLK source;<br>FLL1_REFCLK_SRC selects a different interface (BCLK, PDM) as FLL1 source.                                                                               |
| Slave Mode  | SYSCLK_SRC selects FLL1 as SYSCLK source;<br>FLL1_REFCLK_SRC selects BCLK as FLL1 source.                                                                                                            |
|             | SYSCLK_SRC selects MCLK1 as SYSCLK source, provided MCLK is externally synchronized to the BCLK input.                                                                                               |
|             | SYSCLK_SRC selects FLL1 as SYSCLK source;<br>FLL1_REFCLK_SRC selects MCLK1 as FLL1 source, provided MCLK is externally synchronized to the BCLK input.                                               |
|             | SYSCLK_SRC selects FLL1 as SYSCLK source;<br>FLL1_REFCLK_SRC selects a different interface (BCLK, PDM) as FLL1 source, provided the other interface is<br>externally synchronized to the BCLK input. |

#### Table 5-3. ASP Clocking Configurations

In each case, the SYSCLK frequency must be a valid ratio to the FSYNC frequency; the supported clocking rates are defined by the SYSCLK FREQ and SAMPLE RATE *n* fields.

The valid ASP clocking configurations are shown in Fig. 5-5 to Fig. 5-11.

Fig. 5-5 shows ASP Master Mode operation, using MCLK as the clock reference.







Fig. 5-6 shows ASP Master Mode operation, using MCLK as the clock reference. In this example, the FLL is used to generate the system clock, with MCLK as the reference.





Fig. 5-7 shows ASP Master Mode operation, using a separate interface as the clock reference. In this example, the FLL is used to generate the system clock, with PDM\_CLK as the reference.







Fig. 5-8 shows ASP Slave Mode operation, using BCLK as the clock reference. In this example, the FLL is used to generate the system clock, with BCLK as the reference.



Figure 5-8. ASP Slave Mode, Using BCLK and FLL as Reference

Fig. 5-9 shows ASP Slave Mode operation, using MCLK as the clock reference. For correct operation, the MCLK input must be fully synchronized to the audio serial port.



Figure 5-9. ASP Slave Mode, Using MCLK as Reference



Fig. 5-10 shows ASP Slave Mode operation, using MCLK as the clock reference. For correct operation, the MCLK input must be fully synchronized to the audio serial port. In this example, the FLL is used to generate the system clock, with MCLK as the reference.



Figure 5-10. ASP Slave Mode, Using MCLK and FLL as Reference

Fig. 5-11 shows ASP Slave Mode operation, using a separate interface as the clock reference. In this example, the FLL is used to generate the system clock, with PDM\_CLK as the reference. For correct operation, the PDM\_CLK input must be fully synchronized to the other audio serial ports.



Figure 5-11. ASP Slave Mode, Using Another Interface as Reference



## 5.3 PCB Layout Considerations

PCB layout should be carefully considered, to ensure optimum performance of the CS48L32. Poor PCB layout degrades the performance and is a contributory factor in EMI, ground bounce, and resistive voltage losses. All external components should be placed close to the CS48L32, with current loop areas kept as small as possible. The following specific considerations should be noted:

- Placement of the charge pump capacitors is a high priority requirement—these capacitors (particularly the fly-back capacitor) must be placed as close as possible to the CS48L32.
- Decoupling capacitors should be placed as close as possible to the CS48L32. The connection between GND\_A, the VDD\_A decoupling capacitor, and the main system ground should be made at a single point as close as possible to the GND\_A ball of the CS48L32.
- The VREF\_FILT capacitor should be placed as close as possible to the CS48L32. The ground connection to the VREF\_FILT capacitor should be as close as possible to the GND\_A ball of the CS48L32.
- If multiple power supply rails are connected to a single supply source, it is recommended to provide separate PCB tracks connecting each rail to the supply. This configuration is also known as *star connection*.
- If power supply rails are routed between different layers of the PCB, it is recommended to use several track vias, in order to minimize resistive voltage losses.
- Differential input signal tracks should be routed as a pair, ensuring similar length/width dimensions on each track. Input signal paths should be kept away from high frequency digital signals.
- Differential output signal tracks should be routed as a pair, ensuring similar length/width dimensions on each track. The tracks should provide a low resistance path from the device output pin to the load (< 1% of the minimum load).

# 6 Register Map

The CS48L32 control registers are listed in Table 6-1. Note that only the register addresses described here should be accessed; writing to other addresses may result in undefined behavior. Register bits that are not documented should not be changed from the default values.

| Register         | Name          | 31<br>15 | 30<br>14       | 29<br>13 | 28<br>12 | 27<br>11  | 26<br>10 | 25<br>9 | 24<br>8         | 23<br>7 | 22<br>6 | 21<br>5   | 20<br>4  | 19<br>3 | 18<br>2 | 17<br>1    | 16<br>0      | Default    |
|------------------|---------------|----------|----------------|----------|----------|-----------|----------|---------|-----------------|---------|---------|-----------|----------|---------|---------|------------|--------------|------------|
| R0               | DEVID         | 0        | 0              | 0        | 0        | 0         | 0        | 0       | 0               |         |         |           | DEVID    | [23:16] |         |            |              | 0x00048A32 |
| (0x0)            |               |          |                | •        |          |           |          |         | DEVID           | [15:0]  |         |           |          |         |         |            |              |            |
| R4               | REVID         | 0        | 0              | 0        | 0        | 0         | 0        | 0       | 0               | 0       | 0       | 0         | 0        | 0       | 0       | 0          | 0            | 0x00000A0  |
| (0x4)            |               | 0        | 0              | 0        | 0        | 0         | 0        | 0       | 0               |         |         | ID [3:0]  |          |         | MTLRE   | VID [3:0]  |              |            |
| R32              | SFT_RESET     |          |                |          | _        | SET [7:0] |          |         |                 | 0       | 0       | 0         | 0        | 0       | 0       | 0          | 0            | 0x00000000 |
| (0x20)           |               | 0        | 0              | 0        | 0        | 0         | 0        | 0       | 0               | 0       | 0       | 0         | 0        | 0       | 0       | 0          | 0            |            |
| R52<br>(0x34)    | USER_KEY_CTRL | 0        | 0              | 0        | 0        | 0         | 0        | 0       | 0               | 0       | 0       | 0         | 0        | 0       | 0       | 0          | 0            | 0x00000000 |
| ( )              |               | 0        | 0              | 0        | 0        | 0         | 0        | 0       | 0               |         |         |           | USER_KEY |         |         |            |              |            |
| R144<br>(0x90)   | CTRL_IF_DPHA  | 0        | 0              | 0        | 0        | 0         | 0        | 0       | 0               | 0       | 0       | 0         | 0        | 0       | 0       | 0          | 0<br>SPI1    | 0x00000000 |
| (0,90)           |               | 0        | 0              | 0        | 0        | 0         | 0        | 0       | 0               | 0       | 0       | 0         | 0        | 0       | 0       | 0          | SPI1<br>DPHĀ |            |
| R3072            | GPIO_STATUS1  | 0        | 0              | 0        | 0        | 0         | 0        | 0       | 0               | 0       | 0       | 0         | 0        | 0       | 0       | 0          | 0            | 0x0000000  |
| (0xC00)          | -             | GP16_STS | GP15_STS       | GP14_STS | GP13_STS | GP12_ST   | GP11_STS | GP10_ST | S GP9_STS       | GP8_STS | GP7_STS | GP6_STS   | GP5_STS  | GP4_STS | GP3_STS | GP2_STS    | GP1_STS      | 5          |
| R3080<br>(0xC08) | GPIO1_CTRL1   | GP1_DIR  | GP1_PU         | GP1_PD   | 0        | 0         | 0        | 0       | GP1_<br>DRV_STR | 0       | 0       | 0         | 0        |         | GP1_DB1 | FIME [3:0] | •            | 0xE1000001 |
| ( )              |               | GP1_LVL  | GP1_OP_<br>CFG | GP1_DB   | GP1_POL  | 0         |          |         |                 |         | G       | P1_FN [10 | :0]      |         |         |            |              |            |
| R3084<br>(0xC0C) | GPIO2_CTRL1   | GP2_DIR  | GP2_PU         | GP2_PD   | 0        | 0         | 0        | 0       | GP2_<br>DRV_STR | 0       | 0       | 0         | 0        |         | GP2_DB1 | FIME [3:0] |              | 0xE1000001 |
| ()               |               | GP2_LVL  | GP2_OP_<br>CFG | GP2_DB   | GP2_POL  | 0         |          | •       |                 |         | G       | P2_FN [10 | :0]      |         |         |            |              |            |
| R3088<br>(0xC10) | GPIO3_CTRL1   | GP3_DIR  | GP3_PU         | GP3_PD   | 0        | 0         | 0        | 0       | GP3_<br>DRV_STR | 0       | 0       | 0         | 0        |         | GP3_DB1 | FIME [3:0] |              | 0xE1000001 |
| · · · ·          |               | GP3_LVL  | GP3_OP_<br>CFG | GP3_DB   | GP3_POL  | 0         |          |         |                 |         | G       | P3_FN [10 | :0]      |         |         |            |              |            |
| R3092<br>(0xC14) | GPIO4_CTRL1   | GP4_DIR  | GP4_PU         | GP4_PD   | 0        | 0         | 0        | 0       | GP4_<br>DRV_STR | 0       | 0       | 0         | 0        |         | GP4_DB1 | FIME [3:0] |              | 0xE1000001 |
|                  |               | GP4_LVL  | GP4_OP_<br>CFG | GP4_DB   | GP4_POL  | 0         |          | •       | •               |         | G       | P4_FN [10 | :0]      |         |         |            |              | 1          |
| R3096<br>(0xC18) | GPIO5_CTRL1   | GP5_DIR  | GP5_PU         | GP5_PD   | 0        | 0         | 0        | 0       | GP5_<br>DRV_STR | 0       | 0       | 0         | 0        |         | GP5_DB1 | FIME [3:0] |              | 0xE1000001 |
| ( <i>)</i>       |               | GP5_LVL  | GP5_OP_<br>CFG | GP5_DB   | GP5_POL  | 0         |          | •       | •               |         | G       | P5_FN [10 | :0]      |         |         |            |              |            |

### Table 6-1. Register Map Definition



| Register                              | Name              | 31<br>15        | 30<br>14        | 29<br>13 | 28<br>12     | 27<br>11 | 26<br>10 | 25<br>9         | 24<br>8          | 23<br>7      | 22<br>6             | 21<br>5          | 20<br>4        | 19<br>3     | 18<br>2             | 17<br>1       | 16<br>0               | Default    |
|---------------------------------------|-------------------|-----------------|-----------------|----------|--------------|----------|----------|-----------------|------------------|--------------|---------------------|------------------|----------------|-------------|---------------------|---------------|-----------------------|------------|
| R3100<br>(0xC1C)                      | GPIO6_CTRL1       | GP6_DIR         |                 | GP6_PD   | 0            | 0        | 0        | 0               | GP6<br>DRV STR   | 0            | 0                   | 0                | 0              |             |                     | TIME [3:0]    |                       | 0xE1000001 |
| (0,010)                               |                   | GP6_LVL         | GP6_OP_<br>CFG  | GP6_DB   | GP6_POL      | 0        |          | 1               | _                |              | 0                   | GP6_FN [10       | :0]            | 1           |                     |               |                       |            |
| R3104<br>(0xC20)                      | GPIO7_CTRL1       | GP7_DIR         |                 | GP7_PD   | 0            | 0        | 0        | 0               | GP7_<br>DRV_STR  | 0            | 0                   | 0                | 0              |             | GP7_DB              | TIME [3:0]    |                       | 0xE1000001 |
| (0x020)                               |                   | GP7_LVL         | GP7_OP_<br>CFG  | GP7_DB   | GP7_POL      | 0        |          | 1               | _                |              | 0                   | GP7_FN [10       | :0]            | 1           |                     |               |                       |            |
| R3108<br>(0xC24)                      | GPIO8_CTRL1       | GP8_DIR         | GP8_PU          | GP8_PD   | 0            | 0        | 0        | 0               | GP8_<br>DRV_STR  | 0            | 0                   | 0                | 0              |             | GP8_DB              | TIME [3:0]    |                       | 0xE1000001 |
| (0x024)                               |                   | GP8_LVL         | GP8_OP_<br>CFG  | GP8_DB   | GP8_POL      | 0        |          | 1               | _                |              | 6                   | GP8_FN [10       | :0]            | 1           |                     |               |                       | -          |
| R3112<br>(0xC28)                      | GPIO9_CTRL1       | GP9_DIR         | GP9_PU          | GP9_PD   | 0            | 0        | 0        | 0               | GP9_<br>DRV_STR  | 0            | 0                   | 0                | 0              |             | GP9_DB              | TIME [3:0]    |                       | 0xE1000001 |
| (0/(020))                             |                   | GP9_LVL         | GP9_OP_<br>CFG  | GP9_DB   | GP9_POL      | 0        |          | 1               |                  |              | 0                   | GP9_FN [10       | :0]            | 1           |                     |               |                       |            |
| R3116<br>(0xC2C)                      | GPIO10_CTRL1      | GP10_DIR        | GP10_PU         | GP10_PD  | 0            | 0        | 0        | 0               | GP10<br>DRV_STR  | 0            | 0                   | 0                | 0              |             | GP10_DE             | 3TIME [3:0]   |                       | 0xE1000001 |
| ()                                    |                   | GP10_LVL        | GP10_<br>OP_CFG | GP10_DB  | GP10_<br>POL | 0        |          | •               |                  |              | G                   | P10_FN [10       | ):0]           | •           |                     |               |                       |            |
| R3120<br>(0xC30)                      | GPIO11_CTRL1      | GP11_DIR        | GP11_PU         | GP11_PD  | 0            | 0        | 0        | 0               | GP11<br>DRV_STR  | 0            | 0                   | 0                | 0              |             | GP11_DE             | 3TIME [3:0]   |                       | 0xE1000001 |
| , , , , , , , , , , , , , , , , , , , |                   | GP11_LVL        | GP11_OP_<br>CFG | GP11_DB  | GP11_POL     | 0        |          |                 |                  |              | G                   | P11_FN [10       | ):0]           |             |                     |               |                       | -          |
| R3124<br>(0xC34)                      | GPIO12_CTRL1      | GP12_DIR        | GP12_PU         | GP12_PD  | 0            | 0        | 0        | 0               | GP12<br>DRV_STR  | 0            | 0                   | 0                | 0              |             | GP12_DE             | 3TIME [3:0]   |                       | 0xE1000001 |
| ( )                                   |                   | GP12_LVL        | GP12_<br>OP_CFG | GP12_DB  | GP12_<br>POL | 0        |          |                 |                  |              | G                   | P12_FN [10       | ):0]           |             |                     |               |                       |            |
| R3128<br>(0xC38)                      | GPIO13_CTRL1      | GP13_DIR        | R GP13_PU       | GP13_PD  | 0            | 0        | 0        | 0               | GP13<br>DRV_STR  | 0            | 0                   | 0                | 0              |             | GP13_DE             | 3TIME [3:0]   |                       | 0xE1000001 |
| . ,                                   |                   | GP13_LVL        | GP13_<br>OP_CFG | GP13_DB  | GP13_<br>POL | 0        |          | -               |                  |              | G                   | P13_FN [10       | 0:0]           | -           |                     |               |                       |            |
| R3132<br>(0xC3C)                      | GPIO14_CTRL1      | GP14_DIR        | R GP14_PU       | GP14_PD  | 0            | 0        | 0        | 0               | GP14<br>DRV_STR  | 0            | 0                   | 0                | 0              |             | GP14_DE             | 3TIME [3:0]   |                       | 0xE1000001 |
| . ,                                   |                   | GP14_LVL        | OP_CFG          | GP14_DB  | GP14_<br>POL | 0        |          |                 |                  |              | G                   | P14_FN [10       | ):0]           |             |                     |               |                       |            |
| R3136<br>(0xC40)                      | GPIO15_CTRL1      | GP15_DIR        | R GP15_PU       | GP15_PD  | 0            | 0        | 0        | 0               | GP15_<br>DRV_STR | 0            | 0                   | 0                | 0              |             | GP15_DE             | 3TIME [3:0]   |                       | 0xE1000001 |
|                                       |                   | GP15_LVL        | GP15_<br>OP_CFG | GP15_DB  | GP15_<br>POL | 0        |          |                 |                  |              | G                   | P15_FN [10       | ):0]           |             |                     |               |                       |            |
| R3140<br>(0xC44)                      | GPIO16_CTRL1      | GP16_DIR        | -               | GP16_PD  | 0            | 0        | 0        | 0               | GP16_<br>DRV_STR | 0            | 0                   | 0                | 0              |             | GP16_DE             | 3TIME [3:0]   |                       | 0xE1000001 |
|                                       |                   | GP16_LVL        | GP16_<br>OP_CFG | GP16_DB  | GP16_<br>POL | 0        |          |                 |                  |              | G                   | P16_FN [10       | ):0]           |             |                     |               |                       |            |
| R4100<br>(0x1004)                     | SPI1_CFG_1        | 0               | 0               | 0        | 0            | 0        | 0        | 0               | 0<br>SPI1        | 0<br>SPI1    | 0                   | 0                | 0              | 0           | 0                   | 0             | 0                     | 0x00000300 |
|                                       |                   |                 |                 |          |              |          |          |                 | MISO<br>DRV_STR  |              |                     |                  |                |             |                     |               |                       |            |
| R4128<br>(0x1020)                     | OUTPUT_SYS_CLK    | 0<br>OPCLK_     | 0               | 0        | 0            | 0        | 0        | 0               | 0                | 0            | 0<br>OF             | 0<br>PCLK_DIV [- | 0<br>4:0]      | 0           | 0<br>OF             | 0<br>PCLK_SEL | 2:0]                  | 0x0000000  |
| R4144                                 | CLKGEN_PAD_CTRL   | EN 0            | 0               | 0        | 0            | 0        | 0        | 0               | 0                | 0            | 0                   | 0                | 0              | 0           | 0                   | 0             | 0                     | 0x00000000 |
| (0x1030)                              |                   | 0               | 0               | 0        | 0            | 0        | 0        | 0               | 0                | MCLK1_<br>PD | 0                   | 0                | 0              | 0           | 0                   | 0             | 0                     |            |
| R4148<br>(0x1034)                     | PDM_PAD_CTRL      | 0               | 0               | 0        | 0            | 0        | 0        | 0               | 0                | 0            | 0                   | 0<br>IN2         | 0<br>IN1       | 0           | 0                   | 0             | 0                     | 0x00000000 |
| . ,                                   |                   | Ŭ               | Ū               | Ŭ        | Ŭ            | Ū        |          | Ŭ               | Ū                | Ū            | Ū                   |                  | PDMDĀTA<br>_PD |             | Ū                   | °,            |                       |            |
| R4156<br>(0x103C)                     | MISC_TST_CTRL1    | 0               | 0               | 0        | 0            | 0        | 0        | 0               | 0                | 0            | 0                   | 0                | 0              | 0           | 0                   | 0             | DSP_<br>JTAG_<br>MODE | 0x0000016D |
|                                       |                   | 0               | 0               | 0        | 0            | 0        | 0        | 0               | 1                | 0            | 1                   | 1                | 0              | 1           | 1                   | 0             | (K)                   |            |
| R4164                                 | AUXPDM_CTRL       | 0               | 0               | 0        | 0            | 0        | 0        | 0               | 0                | 0            | 0                   | 0                | 0              | 0           | AUXPDM2<br>CLK PD   | 2 0           |                       | 0x000000F  |
| (0x1044)                              |                   | 0               | 0               | 0        | 0            | 0        | 0        | 0               | 0                | 0            | 0                   | 0                | 0              |             | 2 AUXPDM2<br>_DOUT_ |               | AUXPDM1               |            |
| R4188                                 | AUXPDM CTRL2      | 0               | 0               | 0        | 0            | 0        | 0        | 0               | 0                | 0            | 0                   | 0                | 0              | DRV_STR     | DRV_STR             |               | DRV_STR               | 0x00000000 |
| (0x105C)                              | -                 | 0               | 0               | 0        | 0            | 0        | 0        | 0               | 0                | AL           | JXPDM2_D            | OUT_SRC [        | [3:0]          | AL          | JXPDM1_D            | -             | [3:0]                 |            |
| R5120<br>(0x1400)                     | CLOCK32K          | 0               | 0               | 0        | 0            | 0        | 0        | 0               | 0                | 0            | 0<br>CLK_32K_<br>EN | 0                | 0              | 0           | 0                   | 0<br>CLK_32K  | 0<br>_SRC [1:0]       | 0x0000002  |
| R5124                                 | SYSTEM_CLOCK1     | 0               | 0               | 0        | 0            | 0        | 0        | 0               | 0                | 0            | EN<br>0             | 0                | 0              | 0           | 0                   | 0             | 0                     | 0x00000404 |
| (0x1404)                              |                   | SYSCLK_<br>FRAC | 0               | 0        | 0            | 0        | SYS      | CLK_FREC        |                  | 0            | SYSCLK_<br>EN       | 0                |                | SY          | SCLK_SRC            | [4:0]         |                       |            |
| R5128<br>(0x1408)                     | SYSTEM_CLOCK2     | 0               | 0               | 0        | 0            | 0        | SYSCI    | SYS<br>K_FREQ_S | CLK_FREQ         | FINE_STS     | 6 [15:0]<br>0       | 0                |                | <u>9792</u> | LK_SRC_S            | TS [4·01      |                       | 0x00000000 |
| R5152                                 | SAMPLE_RATE1      | 0               | 0               | 0        | 0            | 0        | 0        | 0               | 0                | 0            | 0                   | 0                | 0              | 0           | 0                   | 0             | 0                     | 0x0000003  |
| (0x1420)<br>R5156                     | SAMPLE_RATE2      | 0               | 0               | 0        | 0            | 0        | 0        | 0               | 0                | 0            | 0                   | 0                | 0              | SAM<br>0    | PLE_RATE_<br>0      | _1 [4:0]<br>0 | 0                     | 0x00000003 |
| (0x1424)<br>R5160                     | -<br>SAMPLE_RATE3 | 0               | 0               | 0        | 0            | 0        | 0        | 0               | 0                | 0            | 0                   | 0                | 0              | SAMI<br>0   | PLE_RATE_           | 2 [4:0]<br>0  | 0                     | 0x0000003  |
| (0x1428)                              |                   | 0               | 0               | 0        | 0            | 0        | 0        | 0               | 0                | 0            | 0                   | 0                |                |             | PLE_RATE_           |               |                       | 0,00000000 |



| (0x142C)           R5184         SAM           (0x1440)         STAT           R5188         SAM           (0x1444)         STAT           R5192         SAM           (0x1448)         STAT           R5196         SAM           (0x1448)         STAT           R5196         SAM           (0x1442)         STAT           R7168         FLL1           (0x1C00)         FLL1           R7176         FLL1           (0x1C00)         FLL1           R7176         FLL1           (0x1C00)         FLL1           R7180         FLL1           (0x1C00)         FLL1           R71220         FLL1           (0x1C34)         FLL1           R7220         FLL1           (0x1C34)         FLL1           R8192         CHA           (0x2408)         MICE           R9232         MICE           (0x2418)         RQ1           R10000         RQ1           (0x2718)         RO1           R16384         NPL | AMPLE_RATE4<br>AMPLE_RATE_<br>TATUS1<br>AMPLE_RATE_<br>TATUS2<br>AMPLE_RATE_<br>TATUS3<br>AMPLE_RATE_<br>TATUS4<br>LL1_CONTROL1<br>LL1_CONTROL2<br>LL1_CONTROL3<br>LL1_CONTROL4<br>LL1_GPIO_CLOCK<br>LL1_DIGITAL_TEST2<br>HARGE_PUMP1<br>DO2_CTRL1<br>ICBIAS_CTRL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | FI                                                                                                                                    | LL1_REFCL                                                                                                                      | 0<br>0<br>1<br>0<br>0                                                                                     | 0]                                                                                               | 0<br>0<br>FLL1_GP<br>[1<br>0<br>0                                                                                                        | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0          | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 0                                                                                                                                                                                                                                                                                                 | ETA [15:0]                                                                                  | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                                                                                                                                  | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | :0]                                        | 0<br>SAMPLE<br>0<br>SAMPLE<br>0<br>SAMPLE<br>0<br>SAMPLE<br>0<br>0<br>0           | 0 PLE_RATE_0                                                                                             | 0<br>STS [4:0]<br>0<br>STS [4:0]<br>0<br>STS [4:0]<br>0<br>STS [4:0]<br>0<br>FLL1<br>HOLD<br>FLL1_REI       | :0]                                  | 0x00000003<br>0x00000000<br>0x00000000<br>0x00000000               |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------|
| R5184<br>(0x1440)         SAM<br>(0x1440)           R5188<br>(0x1444)         STAT           R5188<br>(0x1444)         STAT           R5192<br>(0x1448)         STAT           R5192<br>(0x1440)         STAT           R5196<br>(0x1440)         STAT           R5196<br>(0x1400)         SAM<br>(0x1400)           R7176<br>(0x1C04)         FLL1<br>(0x1C08)           R7180<br>(0x1C00)         FLL1<br>(0x1C00)           R7220<br>(0x1C34)         FLL1<br>(0x1C40)           R7220<br>(0x1C34)         FLL1<br>(0x2000)           R7220<br>(0x2410)         CHA           R9224<br>(0x2408)         MICE<br>(0x2710)           R10000<br>(0x2710)         IRQ1<br>(0x2718)           R16384<br>(0x4000)         NPL                                                                                                                                                                                           | TATUST TA | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>FL<br>Fl<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                    | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>0<br>0<br>0<br>0          | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0      | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>FLL1<br>0<br>0<br>0<br>FLL1_GP<br>[1<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0          | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                     | 0           0           0           0           0           0           0           0           0           0           0           0           0           0           0           0           0           0           0           0           0           0           0           0           0 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                                                                                                                                  | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>N [9:0] | 0<br>SAMPLE<br>0<br>SAMPLE<br>0<br>SAMPLE<br>0<br>SAMPLE<br>0<br>0<br>0           | 0<br>=RATE_1_<br>0<br>=RATE_2_<br>0<br>=RATE_3_<br>0<br>ERATE_4_<br>0<br>FLL1_<br>CTRL_<br>UPD<br>0<br>0 | 0<br>STS [4:0]<br>0<br>STS [4:0]<br>0<br>STS [4:0]<br>0<br>STS [4:0]<br>0<br>FLL1<br>HOLD<br>FLL1_REI<br>[1 | 0<br>0<br>FLL1_EN<br>FCLK_DIV<br>:0] | 0x00000000<br>0x00000000<br>0x00000000<br>0x000000                 |
| (0x1440)         STAT           R5188         SAM           (0x1444)         STAT           R5192         SAM           (0x1442)         STAT           R5192         SAM           (0x1442)         STAT           R5196         SAM           (0x1442)         STAT           R7192         SAM           (0x1400)         FL1           R7176         FLL1           (0x1C04)         FL1           R7176         FLL1           (0x1C03)         FL1           R7180         FLL1           (0x1C04)         FL1           R7128         FLL1           (0x1C04)         FL1           R7220         (0x1C34)           R7220         (0x1C34)           R10000         CHA           R9224         (0x2408)           R10000         (0x2418)           R10000         R0232           (0x2718)         AOD           R16384         (0x4000)                                                                   | TATUST TA | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>FL<br>Fl<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                     | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                    | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>0<br>0<br>0<br>0<br>0<br>0          | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                              | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0          | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                                                                                                                                                                                       | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                                                                                                                                  | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>N [9:0] | SAMPLE<br>0<br>SAMPLE<br>0<br>SAMPLE<br>0<br>SAMPLE<br>0<br>SAMPLE<br>0<br>0<br>0 | RATE_1_<br>0<br>E_RATE_2_<br>0<br>E_RATE_3_<br>0<br>E_RATE_4_<br>0<br>FLL1_<br>CTRL_<br>UPD<br>0         | STS [4:0]<br>0<br>STS [4:0]<br>0<br>STS [4:0]<br>0<br>STS [4:0]<br>0<br>FLL1_REI<br>[1                      | 0<br>0<br>FLL1_EN<br>FCLK_DIV<br>:0] | 0x00000000<br>0x00000000<br>0x00000000<br>0x000000                 |
| (0x1444)         STAT           R5192         SAM           (0x1448)         STAT           R5196         SAM           (0x1448)         STAT           R5196         SAM           (0x1440)         STAT           R7168         FLL1           (0x1C04)         FLL1           R7176         FLL1           (0x1C04)         FLL1           R7180         FLL1           (0x1C04)         FLL1           R7180         FLL1           (0x1C04)         FLL1           R7180         FLL1           (0x1C34)         FLL1           R7220         FLL1           (0x1C34)         FLL1           R8192         CHA           (0x2408)         IDO:           R9232         (0x2418)           R10000         R04           (0x2710)         IRQ1           R10008         AOD           (0x2718)         NPL                                                                                                        | TATUS2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>FL<br>FL<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                         | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                    | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>0<br>0<br>0<br>0<br>0<br>0          | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>0<br>0<br>0           | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>FLL1<br>0<br>0<br>0<br>FLL1_GP<br>[1<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0      | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0          | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0      | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                                                                                                                                                                                       | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>8DA [15:0]<br>6TA [15:0]<br>FI                      | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>0<br>1<br>1<br>2<br>5<br>2<br>6<br>4<br>1<br>2<br>1<br>2<br>6<br>4<br>1<br>2<br>1<br>2<br>1<br>2<br>1<br>2<br>1<br>2<br>1<br>2<br>1<br>2<br>1<br>2<br>1<br>2<br>1 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>FLL1<br>REFDET<br>FLL1_<br>FLL1_                    | 0<br>0<br>0<br>0<br>0<br>N [9:0]           | 0<br>SAMPLE<br>0<br>SAMPLE<br>0<br>SAMPLE<br>0<br>0<br>0                          | =<br>0<br>E_RATE_2_<br>0<br>E_RATE_3_<br>0<br>E_RATE_4_<br>0<br>FLL1_<br>CTRL_<br>UPD<br>0               | 0<br>STS [4:0]<br>0<br>STS [4:0]<br>0<br>STS [4:0]<br>0<br>FLL1<br>HOLD<br>FLL1_REI<br>[1                   | 0<br>FLL1_EN<br>FCLK_DIV<br>:0]      | 0x00000000<br>0x00000000<br>0x00000002<br>0x88203004<br>0x00000000 |
| (0x1444)         STAT           R5192         SAM           (0x1448)         STAT           R5196         SAM           (0x1448)         STAT           R5196         SAM           (0x1440)         STAT           R7168         FLL1           (0x1C04)         FLL1           R7176         FLL1           (0x1C04)         FLL1           R7180         FLL1           (0x1C04)         FLL1           R7180         FLL1           (0x1C04)         FLL1           R7180         FLL1           (0x1C34)         FLL1           R7220         FLL1           (0x1C34)         FLL1           R8192         CHA           (0x2408)         IDO:           R9232         (0x2418)           R10000         R04           (0x2710)         IRQ1           R10008         AOD           (0x2718)         NPL                                                                                                        | TATUS2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0<br>0<br>0<br>0<br>0<br>FL<br>FL<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                         | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>LL1_LOCKD<br>LL1_REFCL<br>LL1_PD_GAA<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0          | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0      | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>FLL1<br>LOCKDET<br>0<br>0<br>FLL1_GP<br>[1<br>0<br>0<br>0<br>0<br>0<br>0                         | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>1_PD_GAIN<br>0<br>0<br>CLK_SRC<br>:0]<br>0<br>FLL1_FB_<br>DIV SDM | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>COARSE<br>0<br>0<br>0                               | 0<br>0<br>0<br>0<br>0<br>FLL1_LAM<br>FLL1_THE<br>[3:0]<br>0<br>0                                                                                                                                                                                                                                  | 0<br>0<br>0<br>0<br>0<br>BDA [15:0]<br>FI                                                   | 0<br>0<br>0<br>0<br>FIL1_<br>PHASEDE<br>T                                                                                                                                                                                                    | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>N [9:0]                | 0<br>SAMPLE<br>0<br>SAMPLE<br>0<br>0<br>0                                         | 0<br>= RATE 3<br>0<br>= RATE 4<br>0<br>FLL1<br>CTRL<br>UPD<br>0                                          | 0<br>STS [4:0]<br>0<br>STS [4:0]<br>0<br>FLL1<br>HOLD<br>FLL1_REI<br>[1                                     | 0<br>FLL1_EN<br>FCLK_DIV<br>:0]      | 0x00000000<br>0x00000000<br>0x00000002<br>0x88203004<br>0x00000000 |
| (0x1448)         STAT           R5196         SAM           (0x144C)         STAT           R7168         FLL1           (0x1C00)         FLL1           R7172         FLL1           (0x1C04)         FLL1           R7176         FLL1           (0x1C08)         FLL1           R7180         FLL1           (0x1C04)         FLL1           R7180         FLL1           (0x1CA0)         FLL1           R7328         FLL1           (0x1CA0)         FLL1           R7328         FLL1           (0x1CA0)         FLL1           R7328         FLL1           (0x1CA0)         FLL1           R8192         CHA           (0x2408)         CHA           R9232         (0x2410)           R9232         MICE           (0x2710)         RQ1           R10000         RQ1           (0x2718)         AOD           R16384         NPL                                                                           | TATUS3 - AMPLE_RATE_<br>TATUS4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0<br>0<br>0<br>FL<br>FL<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                                   | 0<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                                   | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0               | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0      | 0<br>0<br>0<br>FLL1<br>LOCKDET<br>0<br>FLL<br>0<br>FLL1_GP<br>[1<br>0<br>0<br>0<br>0<br>0                                                | 0<br>0<br>0<br>0<br>0<br>1_PD_GAIN<br>0<br>0<br>0<br>CLK_SRC<br>:0]<br>0<br>FLL1_FB<br>DIV SDM       | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                               | 0<br>0<br>0<br>0<br>FLL1_LAM<br>FLL1_THE<br>[3:0]<br>0<br>0                                                                                                                                                                                                                                       | 0<br>0<br>0<br>0<br>8DA [15:0]<br>TA [15:0]<br>FI                                           | 0<br>0<br>0<br>0<br>PHASEDE<br>T                                                                                                                                                                                                             | 0<br>0<br>0<br>FLL1<br>REFDET<br>FLL1_<br>FLL1_                                             | 0<br>0<br>0<br>0<br>N [9:0]                | SAMPLE<br>0<br>0<br>0                                                             | E_RATE_3_<br>0<br>E_RATE_4_<br>0<br>FLL1_<br>CTRL_<br>UPD<br>0<br>0                                      | STS [4:0]<br>0<br>STS [4:0]<br>0<br>FLL1<br>HOLD<br>FLL1_REI<br>[1                                          | 0<br>FLL1_EN<br>FCLK_DIV<br>:0]      | 0x00000000<br>0x00000002<br>0x88203004<br>0x00000000               |
| R5196         SAM<br>(0x144C)           R5196         SAM<br>(0x144C)           R7168<br>(0x1C00)         FLL1           R7172<br>(0x1C04)         FLL1           R7176<br>(0x1C08)         FLL1           R7180<br>(0x1C00)         FLL1           R7120<br>(0x1C34)         FLL1           R7328<br>(0x1CA0)         FLL1           R7328<br>(0x1CA0)         FLL1           R7328<br>(0x2000)         FLL1           R7328<br>(0x2400)         FLL1           R9224<br>(0x2408)         LDO:           R9232<br>(0x2410)         MICE           R9232<br>(0x2410)         MICE           R10000<br>(0x2710)         IRQ1           R10008<br>(0x2718)         AOD           R16384<br>(0x4000)         NPL                                                                                                                                                                                                        | AMPLE_RATE_<br>TATUS4<br>L1_CONTROL1<br>L1_CONTROL2<br>L1_CONTROL3<br>L1_CONTROL4<br>L1_GPIO_CLOCK<br>L1_DIGITAL_TEST2<br>HARGE_PUMP1<br>D02_CTRL1<br>ICBIAS_CTRL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0<br>0<br>0<br>FL<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                                         | 0<br>0<br>0<br>1<br>1_LOCKD<br>LL1_REFCL<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                     | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                         | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                     | 0<br>0<br>0<br>FLL1<br>LOCKDET<br>0<br>FLL<br>0<br>0<br>FLL1_GP<br>[1<br>0<br>0<br>0                                                     | 0<br>0<br>0<br>0<br>1_PD_GAIN<br>0<br>0<br>CLK_SRC<br>:0]<br>0<br>FLL1_FB<br>0<br>VV SDM             | 0<br>0<br>0<br>0<br>0<br>1_COARSE<br>0<br>0<br>0                                            | 0<br>0<br>0<br>FLL1_LAM<br>FLL1_THE<br>[3:0]<br>0<br>0                                                                                                                                                                                                                                            | 0<br>0<br>0<br>0<br>BDA [15:0]<br>TA [15:0]<br>FI                                           | 0<br>0<br>0<br>PHASEDE<br>T                                                                                                                                                                                                                  | 0<br>0<br>0<br>FLL1_<br>REFDET<br>FLL1_<br>FLL1_                                            | 0<br>0<br>0<br>N [9:0]                     | 0<br>SAMPLE<br>0<br>0<br>0                                                        | 0<br>E_RATE_4_<br>0<br>FLL1_<br>CTRL_<br>UPD<br>0                                                        | 0<br>STS [4:0]<br>FLL1<br>HOLD<br>FLL1_REI<br>[1                                                            | 0<br>FLL1_EN<br>FCLK_DIV<br>:0]      | 0x0000002<br>0x88203004<br>0x00000000                              |
| (0x144C)         STAT           R7168         FLL1           (0x1C00)         FLL1           R7172         FLL1           (0x1C04)         FLL1           R7176         FLL1           (0x1C04)         FLL1           R7176         FLL1           R7176         FLL1           R7178         FLL1           R7180         FLL1           R7128         FLL1           R7220         FLL1           R7220         FLL1           (0x1C34)         FLL1           R8192         CHA           (0x2000)         R9224           (0x2410)         MICE           R9232         MICE           (0x2410)         IRQ1           R10000         IRQ1           (0x2718)         AOD           R16384         INPL                                                                                                                                                                                                         | TATUS4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0<br>0<br>FL<br>FL<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                                                  | 0<br>0<br>0<br>L1_LOCKD<br>L1_REFCL<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                               | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                    | 0<br>0<br>::0]<br>::0]<br>HP [1:0]<br>0<br>0<br>1<br>1                                           | 0<br>0<br>FLL1<br>LOCKDET<br>0<br>FLL<br>6<br>FLL1_GP<br>[1<br>0<br>0<br>0<br>0                                                          | 0<br>0<br>0<br>1_PD_GAIN<br>0<br>CLK_SRC<br>:0]<br>0<br>FLL1_FB_<br>DIV SDM                          | 0<br>0<br>0<br>1_COARSE<br>0<br>0<br>0                                                      | 0<br>0<br>0<br>FLL1_LAM<br>FLL1_THE<br>[3:0]<br>0<br>0                                                                                                                                                                                                                                            | 0<br>0<br>0<br>BDA [15:0]<br>ETA [15:0]<br>FI                                               | 0<br>0<br>FLL1_<br>PHASEDE<br>T                                                                                                                                                                                                              | 0<br>0<br>0<br>FLL1<br>REFDET<br>FLL1_                                                      | 0<br>0<br>0<br>N [9:0]                     | SAMPLE<br>0<br>0                                                                  | E_RATE_4_<br>0<br>FLL1_<br>CTRL_<br>UPD<br>0                                                             | STS [4:0]<br>0<br>FLL1<br>HOLD<br>FLL1_REI<br>[1                                                            | 0<br>FLL1_EN<br>FCLK_DIV<br>:0]      | 0x0000002<br>0x88203004<br>0x00000000                              |
| R7168         FLL1           (0x1C00)         FLL1           (0x1C04)         FLL1           (0x1C04)         FLL1           (0x1C04)         FLL1           (0x1C04)         FLL1           (0x1C05)         FLL1           (0x1C06)         FLL1           (0x1C07)         FLL1           R7328         FLL1           (0x1C04)         FLL1           R7328         FLL1           (0x1C34)         FLL1           R8192         (0x2000)           R9234         LDO2           (0x2408)         MICE           R9232         MICE           (0x2410)         IRQ1           R10000         (0x2710)           R10008         AOD           (0x2718)         NPL                                                                                                                                                                                                                                                | L1_CONTROL2<br>L1_CONTROL3<br>L1_CONTROL3<br>L1_CONTROL4<br>L1_GPIO_CLOCK<br>L1_DIGITAL_TEST2<br>HARGE_PUMP1<br>D02_CTRL1<br>ICBIAS_CTRL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0<br>0<br>FL<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                                         | 0<br>0<br>L1_LOCKD<br>L1_REFCL<br>L1_PD_GA<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                   | 0<br>0<br>UET_THR [3<br>UN_FINE [3]<br>FLL1_F<br>0<br>0<br>0<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                               | 0<br>0<br>FLL1<br>LOCKDET<br>0<br>FLL<br>0<br>0<br>FLL1_GP<br>[1<br>0<br>0<br>0<br>0                                                     | 0<br>0<br>1_PD_GAIN<br>0<br>CLK_SRC<br>:0]<br>0<br>FLL1_FB_<br>DIV SDM                               | 0<br>0<br>0<br>1_COARSE<br>0<br>0<br>0                                                      | 0<br>0<br>FLL1_LAM<br>FLL1_THE<br>[3:0]<br>0<br>0                                                                                                                                                                                                                                                 | 0<br>0<br>BDA [15:0]<br>ETA [15:0]<br>FI                                                    | 0<br>0<br>PHASEDE<br>T                                                                                                                                                                                                                       | 0<br>0<br>FLL1<br>REFDET<br>FLL1_<br>IN_FINE [3                                             | 0<br>0<br>N [9:0]<br>:0]                   | 0                                                                                 | 0<br>FLL1_<br>CTRL_<br>UPD<br>0                                                                          | 0<br>FLL1<br>HOLD<br>FLL1_REI<br>[1                                                                         | FLL1_EN<br>FCLK_DIV<br>:0]           | 0x88203004<br>0x00000000                                           |
| R7172<br>(0x1C04)         FLL1           R7176<br>(0x1C08)         FLL1           R7180<br>(0x1C0C)         FLL1           R7328<br>(0x1CA0)         FLL1           R7320<br>(0x1CA0)         FLL1           R7220<br>(0x1CA0)         FLL1           R7220<br>(0x1CA0)         FLL1           R7220<br>(0x2400)         FLL1           R8192<br>(0x2400)         CHA           R9232<br>(0x2410)         MICE           R9232<br>(0x2410)         MICE           R10000<br>(0x2710)         RQ1           R10008<br>(0x2718)         AOD           R16384<br>(0x4000)         NPL                                                                                                                                                                                                                                                                                                                                   | LL1_CONTROL3<br>LL1_CONTROL4<br>LL1_GPIO_CLOCK<br>LL1_DIGITAL_TEST2<br>HARGE_PUMP1<br>DO2_CTRL1<br>ICBIAS_CTRL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | FL<br>0<br>FL<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                                        | L1_LOCKD<br>LL1_REFCL<br>L1_PD_GA<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                                 | ET_THR [3<br>IK_SRC [3:<br>IN_FINE [3<br>FIL1_F<br>0<br>0<br>1<br>0<br>0<br>0<br>0<br>0                   | 0]<br>0]<br>HP [1:0]<br>0<br>0<br>1<br>0<br>0<br>0                                               | FLL1<br>LOCKDET<br>0<br>FLL<br>0<br>FLL1_GP<br>1<br>0<br>0<br>FLL1_GP<br>0<br>0                                                          | 0<br>1_PD_GAIN<br>0<br>CLK_SRC<br>:0]<br>0<br>FLL1_FB_<br>DIV_SDM                                    | 0<br>I_COARSE<br>0<br>0<br>0                                                                | 0<br>FLL1_LAM<br>FLL1_THE<br>[3:0]<br>0<br>0                                                                                                                                                                                                                                                      | 0<br>BDA [15:0]<br>ETA [15:0]<br>FI                                                         | FLL1<br>PHASEDE<br>T                                                                                                                                                                                                                         | FLL1<br>REFDET<br>FLL1_<br>IN_FINE [3                                                       | 0<br>N [9:0]<br>:0]                        | 0                                                                                 | CTRL_<br>UPD<br>0                                                                                        | HOLD<br>FLL1_REI<br>[1                                                                                      | FCLK_DIV<br>:0]                      | 0x00000000                                                         |
| (0x1C04)           R7176<br>(0x1C08)         FLL1<br>(0x1C02)           R7180<br>(0x1C0C)         FLL1<br>(0x1CA0)           R7328<br>(0x1CA0)         FLL1<br>(0x1C34)           R8192<br>(0x2000)         FLL1<br>(0x2408)           R9224<br>(0x2408)         LDO:<br>(0x2410)           R9232<br>(0x2410)         MICE<br>(0x2418)           R10000<br>(0x2710)         IRQ1<br>(0x2718)           R16384<br>(0x4000)         NPL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | LL1_CONTROL3<br>LL1_CONTROL4<br>LL1_GPIO_CLOCK<br>LL1_DIGITAL_TEST2<br>HARGE_PUMP1<br>DO2_CTRL1<br>ICBIAS_CTRL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | FL<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                                                        | LL1_REFCL<br>L1_PD_GA<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                                                  | LK_SRC [3:<br>IN_FINE [3<br>FLL1_F<br>0<br>0<br>1<br>0<br>0<br>0<br>0                                     | 0]<br>HP [1:0]<br>0<br>0<br>1<br>1                                                               | LOCKDĒT<br>0<br>FLL<br>0<br>FLL1_GP<br>[1<br>0<br>0                                                                                      | 0<br>1_PD_GAIN<br>0<br>0<br>CLK_SRC<br>:0]<br>0<br>FLL1_FB<br>DIV SDM                                | I_COARSE<br>0<br>0<br>0                                                                     | FLL1_LAM<br>FLL1_THE<br>[3:0]<br>0<br>0                                                                                                                                                                                                                                                           | BDA [15:0]<br>TA [15:0]<br>Fl                                                               | PHASEDE<br>T                                                                                                                                                                                                                                 | REFDĒT<br>FLL1_<br>IN_FINE [3                                                               | N [9:0]<br>:0]                             |                                                                                   |                                                                                                          | [1                                                                                                          | :0]                                  | 0x00000000                                                         |
| (0x1C08)           R7180<br>(0x1C0C)         FLL1<br>(0x1CC0C)           R7328<br>(0x1CA0)         FLL1           R7220<br>(0x1CA0)         FLL1           R8192<br>(0x2000)         FLL1           R8192<br>(0x2000)         CHA           R9224<br>(0x2408)         LDO:           R9232<br>(0x2410)         MICE           R9232<br>(0x2410)         MICE           R10000<br>(0x2710)         RQ1           R10008<br>(0x2718)         AOD           R16384<br>(0x4000)         NPL                                                                                                                                                                                                                                                                                                                                                                                                                              | L1_CONTROL4<br>L1_GPIO_CLOCK<br>L1_DIGITAL_TEST2<br>HARGE_PUMP1<br>D02_CTRL1<br>ICBIAS_CTRL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | FL<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                                                             | L1_PD_GA                                                                                                                       | IN_FINE [3<br>FLL1_F<br>0<br>0<br>0<br>1<br>0<br>0<br>0<br>0                                              | :0]<br>HP [1:0]<br>0<br>0<br>0<br>1                                                              | FLL<br>0<br>FLL1_GP<br>[1<br>0                                                                                                           | 1_PD_GAIN<br>0<br>CLK_SRC<br>:0]<br>FLL1_FB<br>DIV_SDM                                               | 0                                                                                           | FLL1_THE<br>[3:0]<br>0<br>0                                                                                                                                                                                                                                                                       | ETA [15:0]<br>FI                                                                            |                                                                                                                                                                                                                                              | IN_FINE [3                                                                                  | :0]                                        | FLL                                                                               | 1_FD_GAIN                                                                                                | N_COARSE                                                                                                    | [3:0]                                |                                                                    |
| (0x1C08)           R7180<br>(0x1C0C)         FLL1<br>(0x1CC0C)           R7328<br>(0x1CA0)         FLL1           R7220<br>(0x1CA0)         FLL1           R8192<br>(0x2000)         FLL1           R8192<br>(0x2000)         CHA           R9224<br>(0x2408)         LDO:           R9232<br>(0x2410)         MICE           R9232<br>(0x2410)         MICE           R10000<br>(0x2710)         RQ1           R10008<br>(0x2718)         AOD           R16384<br>(0x4000)         NPL                                                                                                                                                                                                                                                                                                                                                                                                                              | L1_CONTROL4<br>L1_GPIO_CLOCK<br>L1_DIGITAL_TEST2<br>HARGE_PUMP1<br>D02_CTRL1<br>ICBIAS_CTRL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                                                                        | 1<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                                                                           | FLL1_F<br>0<br>0<br>1<br>1<br>0<br>0                                                                      | HP [1:0]<br>0<br>0<br>0<br>1<br>0                                                                | 0<br>0<br>FLL1_GP<br>[1<br>0<br>0                                                                                                        | 0<br>0<br>CCLK_SRC<br>:0]<br>0<br>FLL1_FB_<br>DIV_SDM                                                | 0                                                                                           | FLL1_THE<br>[3:0]<br>0<br>0                                                                                                                                                                                                                                                                       | ETA [15:0]<br>FI                                                                            |                                                                                                                                                                                                                                              |                                                                                             |                                            | FLL                                                                               | 1_FD_GAIN                                                                                                | N_COARSE                                                                                                    | [3:0]                                |                                                                    |
| R7180<br>(0x1C0C)         FLL1<br>(0x1CAC)           R7328<br>(0x1CAO)         FLL1           R7320<br>(0x1C3A)         FLL1           R8192<br>(0x2000)         FLL1           R8192<br>(0x2408)         CHA           R9224<br>(0x2408)         LDO:           R9224<br>(0x2410)         MICE           R9240<br>(0x2418)         MICE           R10000<br>(0x2710)         IRQ1           R10008<br>(0x2718)         AOD           R16384<br>(0x4000)         NPL                                                                                                                                                                                                                                                                                                                                                                                                                                                 | LL1_GPIO_CLOCK LL1_DIGITAL_TEST2 HARGE_PUMP1 DO2_CTRL1 ICBIAS_CTRL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                                                                        | 1<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                                                                           | FLL1_F<br>0<br>0<br>1<br>1<br>0<br>0                                                                      | HP [1:0]<br>0<br>0<br>0<br>1<br>0                                                                | 0<br>0<br>FLL1_GP<br>[1<br>0<br>0                                                                                                        | 0<br>0<br>CCLK_SRC<br>:0]<br>0<br>FLL1_FB_<br>DIV_SDM                                                | 0                                                                                           | [3:0]<br>0<br>0                                                                                                                                                                                                                                                                                   | FI                                                                                          |                                                                                                                                                                                                                                              |                                                                                             |                                            | FLL                                                                               | 1_FD_GAIN                                                                                                | N_COARSE                                                                                                    | [3:0]                                | 0x21E05001                                                         |
| (0x1C0C)           R7328<br>(0x1CA0)           R7220<br>(0x1C34)           R192<br>(0x2000)           R8192<br>(0x2000)           R9224<br>(0x2408)           R9224<br>(0x2410)           R9240<br>(0x2410)           R9240<br>(0x2418)           R10000<br>(0x2710)           R10008<br>(0x2718)           R16384<br>(0x4000)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | LL1_GPIO_CLOCK LL1_DIGITAL_TEST2 HARGE_PUMP1 DO2_CTRL1 ICBIAS_CTRL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                                                                        | 1<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                                                                           | FLL1_F<br>0<br>0<br>1<br>1<br>0<br>0                                                                      | HP [1:0]<br>0<br>0<br>0<br>1<br>0                                                                | 0<br>0<br>FLL1_GP<br>[1<br>0<br>0                                                                                                        | 0<br>0<br>CCLK_SRC<br>:0]<br>0<br>FLL1_FB_<br>DIV_SDM                                                | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 |                                                                                             |                                                                                                                                                                                                                                              |                                                                                             |                                            | I LL                                                                              |                                                                                                          |                                                                                                             | [3.0]                                |                                                                    |
| (0x1CA0)           R7220<br>(0x1C34)         FLL1           R8192<br>(0x2000)         CHA           R9224<br>(0x2408)         LDO:           R9232<br>(0x2410)         MICE           R9240<br>(0x2418)         MICE           R10000<br>(0x2710)         IRQ1           R100008<br>(0x2718)         AOD           R16384<br>(0x4000)         NPL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | LL1_DIGITAL_TEST2<br>HARGE_PUMP1<br>DO2_CTRL1<br>ICBIAS_CTRL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                                                                                             | 0<br>0<br>0<br>0<br>0                                                                                                          | 0<br>0<br>1<br>0<br>0                                                                                     | 0<br>0<br>0<br>1<br>0                                                                            | 0<br>FLL1_GP<br>[1<br>0                                                                                                                  | CLK_SRC<br>:0]<br>FLL1_FB_<br>DIV_SDM                                                                | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            |                                                                                             | DIV 19.01                                  |                                                                                   |                                                                                                          |                                                                                                             |                                      | 5.12 IT 0000 T                                                     |
| R7220<br>(bx1C34)         FLL1           R8192<br>(bx2000)         CHA           R9224<br>(bx2408)         LDO:           R9232<br>(bx2410)         MICE           R9232<br>(bx2410)         MICE           R9230<br>(bx2418)         MICE           R10000<br>(bx2710)         IRQ1           R10008<br>(bx2718)         AOD           R16384<br>(bx4000)         NPL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | HARGE_PUMP1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0<br>0<br>0<br>0<br>0<br>0                                                                                                            | 0<br>0<br>0<br>0<br>0                                                                                                          | 0 1 0 0 0                                                                                                 | 0<br>1<br>0                                                                                      | - [1<br>0<br>0                                                                                                                           | 0<br>FLL1_FB_<br>DIV_SDM                                                                             | 0                                                                                           |                                                                                                                                                                                                                                                                                                   |                                                                                             |                                                                                                                                                                                                                                              | 0                                                                                           | 0                                          | 0                                                                                 | 0                                                                                                        | 0                                                                                                           | 0                                    | 0x00000C04                                                         |
| (0x1C34)           R8192<br>(0x2000)         CHA           R9224<br>(0x2408)         LDO:           R9232<br>(0x2410)         MICE           R9230<br>(0x2410)         MICE           R9240<br>(0x2418)         MICE           R10000<br>(0x2710)         IRQ1           R100008<br>(0x2718)         AOD           R16384<br>(0x4000)         INPL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | HARGE_PUMP1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0<br>0<br>0<br>0                                                                                                                      | 0<br>0<br>0<br>0                                                                                                               | 1<br>0<br>0                                                                                               | 1<br>0                                                                                           | 0                                                                                                                                        | FLL1_FB_<br>DIV_SDM                                                                                  |                                                                                             |                                                                                                                                                                                                                                                                                                   |                                                                                             |                                                                                                                                                                                                                                              | FLL1_                                                                                       | GPCLK_D                                    | IV [6:0]                                                                          | •                                                                                                        |                                                                                                             | FLL1<br>GPCLK<br>EN                  |                                                                    |
| R8192<br>(0x2000)         CHA           R9224<br>(0x2408)         LDO:           R9232<br>(0x2410)         MICE           R9232<br>(0x2410)         MICE           R9240<br>(0x2418)         MICE           R10000<br>(0x2710)         IRQ1           R10008<br>(0x2718)         AOD           R16384<br>(0x4000)         INPL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | DO2_CTRL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0<br>0<br>0<br>0                                                                                                                      | 0 0 0                                                                                                                          | 0                                                                                                         | 0                                                                                                |                                                                                                                                          | div Sdm                                                                                              | 4                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0                                                                                           | 0                                          | 0                                                                                 | 0                                                                                                        | 0                                                                                                           | 0                                    | 0x000033E8                                                         |
| (0x2000)           R9224<br>(0x2408)         LDO:           R9232<br>(0x2410)         MICE           R9230<br>(0x2410)         MICE           R9240<br>(0x2418)         MICE           R10000<br>(0x2710)         IRQ1           R10008<br>(0x2718)         AOD           R16384<br>(0x4000)         INPL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | DO2_CTRL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0<br>0<br>0                                                                                                                           | 0                                                                                                                              | 0                                                                                                         |                                                                                                  |                                                                                                                                          | ORD2_EN                                                                                              | I                                                                                           | 1                                                                                                                                                                                                                                                                                                 | 1                                                                                           | 1                                                                                                                                                                                                                                            | 1                                                                                           | 0                                          | 1                                                                                 | 0                                                                                                        | 0                                                                                                           | 0                                    |                                                                    |
| R9224<br>(0x2408)         LDO:           R9232<br>(0x2410)         MICE           R9232<br>(0x2410)         MICE           R9240<br>(0x2418)         MICE           R10000<br>(0x2710)         IRQ1           R10008<br>(0x2718)         AOD           R16384<br>(0x4000)         NPL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -<br>ICBIAS_CTRL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                     | 0                                                                                                                              | -                                                                                                         | 0                                                                                                | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0                                                                                           | 0                                          | 0                                                                                 | 0                                                                                                        | 0                                                                                                           | 0                                    | 0x0000006                                                          |
| (0x2408)           R9232<br>(0x2410)         MICE           R9240<br>(0x2418)         MICE           R10000<br>(0x2710)         IRQ1           R10008<br>(0x2718)         AOD           R16384<br>(0x4000)         NPL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -<br>ICBIAS_CTRL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                     |                                                                                                                                |                                                                                                           |                                                                                                  | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0                                                                                           | 0                                          | 0                                                                                 | CP2_<br>DISCH                                                                                            | CP2<br>BYPASS                                                                                               | CP2_EN                               |                                                                    |
| R9232<br>(0x2410)         MICE           R9240<br>(0x2418)         MICE           R10000<br>(0x2710)         IRQ1           R10008<br>(0x2718)         AOD           R16384<br>(0x4000)         INPL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                       | 0                                                                                                                              | 0                                                                                                         | 0                                                                                                | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0                                                                                           | 0                                          | 0                                                                                 | 0                                                                                                        | 0                                                                                                           | 0                                    | 0x00003E4                                                          |
| (0x2410)           R9240<br>(0x2418)         MICE           R10000<br>(0x2710)         RQ1           R10008<br>(0x2718)         AOD           R16384<br>(0x4000)         INPL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                     | v                                                                                                                              | 0                                                                                                         | 0                                                                                                | 0                                                                                                                                        |                                                                                                      |                                                                                             | LDO2_V                                                                                                                                                                                                                                                                                            | SEL [5:0]                                                                                   |                                                                                                                                                                                                                                              |                                                                                             | 0                                          | 0                                                                                 | LDO2<br>DISCH                                                                                            | 0                                                                                                           | 0                                    |                                                                    |
| (0x2410)           R9240<br>(0x2418)         MICE           R10000<br>(0x2710)         RQ1           R10008<br>(0x2718)         AOD           R16384<br>(0x4000)         INPL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                       | 0                                                                                                                              | 0                                                                                                         | 0                                                                                                | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0                                                                                           | 0                                          | 0                                                                                 | 0                                                                                                        | 0                                                                                                           | 0                                    | 0x000000E6                                                         |
| (0x2418)           R10000<br>(0x2710)         IRQ1           R10008<br>(0x2718)         AOD           R16384<br>(0x4000)         NPL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | MICB1_                                                                                                                                | 0                                                                                                                              | 0                                                                                                         | 0                                                                                                | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           | -                                                                                                                                                                                                                                                                                                 | MICB1_                                                                                      | LVL [3:0]                                                                                                                                                                                                                                    |                                                                                             | 0                                          | MICB1_                                                                            | MICB1_                                                                                                   | MICB1                                                                                                       | MICB1_EN                             | 0.00000020                                                         |
| (0x2418)           R10000<br>(0x2710)         IRQ1           R10008<br>(0x2718)         AOD           R16384<br>(0x4000)         NPL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | EXT_CAP                                                                                                                               | 0                                                                                                                              | 0                                                                                                         | 0                                                                                                | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0                                                                                           | 0                                          | RATE<br>0                                                                         | DISCH<br>0                                                                                               | BYPASS<br>0                                                                                                 | 0                                    | 000000000                                                          |
| (0x2710)<br>R10008<br>(0x2718)<br>R16384<br>(0x4000)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ICBIAS_CTRL5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                                                                                                     | 0                                                                                                                              | 0                                                                                                         | 0                                                                                                | 0                                                                                                                                        | 0                                                                                                    | MICB1C                                                                                      | MICB1C                                                                                                                                                                                                                                                                                            | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0<br>MICB1B                                                                                 | U<br>MICB1B                                | 0                                                                                 | 0                                                                                                        | U<br>MICB1A                                                                                                 | MICB1A                               | 0x00000222                                                         |
| (0x2710)<br>R10008<br>(0x2718)<br>R16384<br>(0x4000)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                       |                                                                                                                                | -                                                                                                         |                                                                                                  |                                                                                                                                          |                                                                                                      | DISCH                                                                                       | EN                                                                                                                                                                                                                                                                                                |                                                                                             |                                                                                                                                                                                                                                              | DISCH                                                                                       | EN                                         |                                                                                   |                                                                                                          | DISCH                                                                                                       | EN                                   |                                                                    |
| R10008<br>(0x2718)         AOD           R16384<br>(0x4000)         INPL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Q1_CTRL_AOD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                                                                                                     | 0                                                                                                                              | 0                                                                                                         | 0                                                                                                | 0<br>IRQ1                                                                                                                                | 0<br>IRQ POL                                                                                         | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0                                                                                           | 0                                          | 0                                                                                 | 0                                                                                                        | 0                                                                                                           | 0                                    | 0x00004600                                                         |
| (0x2718)<br>R16384<br>(0x4000)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                     | 1                                                                                                                              | 0                                                                                                         | 0                                                                                                | MASK                                                                                                                                     | IRQ_PUL                                                                                              | IRQ_OP_<br>CFG                                                                              | U                                                                                                                                                                                                                                                                                                 | U                                                                                           | 0                                                                                                                                                                                                                                            | U                                                                                           | 0                                          | 0                                                                                 | 0                                                                                                        | U                                                                                                           | 0                                    |                                                                    |
| R16384 INPL<br>(0x4000)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | OD_PAD_CTRL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                                                                                                     | 0                                                                                                                              | 0                                                                                                         | 0                                                                                                | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0                                                                                           | 0                                          | 0                                                                                 | 0                                                                                                        | 0                                                                                                           | 0                                    | 0x00004002                                                         |
| (0x4000)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                     | 1                                                                                                                              | 0                                                                                                         | 0                                                                                                | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0                                                                                           | 0                                          | 0                                                                                 | 0                                                                                                        | RESET_<br>PU                                                                                                | RESET_<br>PD                         |                                                                    |
| (0x4000)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PUT_CONTROL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                                                                                                     | 0                                                                                                                              | 0                                                                                                         | 0                                                                                                | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0                                                                                           | 0                                          | 0                                                                                 | 0                                                                                                        | 0                                                                                                           | 0                                    | 0x00000000                                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                     | 0                                                                                                                              | 0                                                                                                         | 0                                                                                                | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0                                                                                           | 0                                          | IN2L_EN                                                                           | IN2R_EN                                                                                                  | IN1L_EN                                                                                                     | IN1R_EN                              |                                                                    |
| R16388 INPL<br>(0x4004)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | IPUT_STATUS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                                                                                                     | 0                                                                                                                              | 0                                                                                                         | 0                                                                                                | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0                                                                                           | 0                                          | 0                                                                                 | 0                                                                                                        | 0                                                                                                           | 0                                    | 0x00000000                                                         |
| . ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | IPUT_RATE_                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0                                                                                                                                     | 0                                                                                                                              | 0                                                                                                         | 0                                                                                                | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0                                                                                           | 0                                          | IN2L_SIS                                                                          | 1N2R_STS<br>0                                                                                            | IN1L_STS                                                                                                    | INTR_STS<br>0                        | 0x00000400                                                         |
| R16392 INPL<br>(0x4008) CON                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ONTROL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0                                                                                                                                     |                                                                                                                                | N_RATE [4:0                                                                                               |                                                                                                  | 0                                                                                                                                        | IN_RATE_<br>MODE                                                                                     | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0                                                                                           | 0                                          | 0                                                                                 | 0                                                                                                        | 0                                                                                                           | 0                                    | 0X00000400                                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | IPUT_CONTROL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0                                                                                                                                     | 0                                                                                                                              | 0                                                                                                         | 0                                                                                                | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0                                                                                           | 0                                          | 0                                                                                 | 0                                                                                                        | 0                                                                                                           | 0                                    | 0x00000000                                                         |
| (0x400C)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                     | 0                                                                                                                              | 0                                                                                                         | 0                                                                                                | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0                                                                                           | 0                                          |                                                                                   |                                                                                                          | LK_SRC [3:                                                                                                  | -                                    |                                                                    |
| R16404 INPL<br>(0x4014)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | IPUT_CONTROL3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0                                                                                                                                     | 0                                                                                                                              | IN_VU<br>0                                                                                                | 0                                                                                                | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0                                                                                           | 0                                          | 0                                                                                 | 0                                                                                                        | 0                                                                                                           | 0                                    | 0x00000000                                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | IPUT1 CONTROL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0                                                                                                                                     | 0                                                                                                                              | 0                                                                                                         | 0                                                                                                | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0                                                                                           | 0                                          | 0                                                                                 |                                                                                                          | N1_OSR [2:                                                                                                  |                                      | 0x00050020                                                         |
| (0x4020)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                     | 0                                                                                                                              | 0                                                                                                         | 0                                                                                                | 0                                                                                                                                        | 0                                                                                                    | IN1_PDM                                                                                     |                                                                                                                                                                                                                                                                                                   | 0                                                                                           | 0                                                                                                                                                                                                                                            | 1                                                                                           | 0                                          | 0                                                                                 | 0                                                                                                        | 0                                                                                                           | IN1<br>MODE                          | 0,00000020                                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                     | 0                                                                                                                              | INI4L CI                                                                                                  | DC [1.0]                                                                                         | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0                                                                                           | 0                                          | 0                                                                                 | 0                                                                                                        | 0                                                                                                           |                                      | 000000000                                                          |
| R16420 IN1L<br>(0x4024)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 11L_CONTROL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | U                                                                                                                                     |                                                                                                                                | 1L_RATE [4                                                                                                | RC [1:0]<br>4:0]                                                                                 | U                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0                                                                                           | 0                                          | 0                                                                                 | -                                                                                                        | IN1L_SIG_<br>DET_EN                                                                                         | 0<br>IN1L_LP_<br>MODE                | 0x00000000                                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 11L_CONTROL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                                                                                                     | 0                                                                                                                              | 0                                                                                                         | IN1L<br>MUTE                                                                                     | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 |                                                                                             |                                                                                                                                                                                                                                              |                                                                                             | IN1L_V                                     | /OL [7:0]                                                                         | •                                                                                                        |                                                                                                             |                                      | 0x10800080                                                         |
| (0x4028)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                     | 0                                                                                                                              | 0                                                                                                         | 0                                                                                                | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 |                                                                                             |                                                                                                                                                                                                                                              | IN1L                                                                                        | PGA_VOL                                    | [6:0]                                                                             |                                                                                                          |                                                                                                             | 0                                    |                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1R_CONTROL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                                                                                                     | 0                                                                                                                              |                                                                                                           | RC [1:0]                                                                                         | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0                                                                                           | 0                                          | 0                                                                                 | 0                                                                                                        | 0                                                                                                           | 0                                    | 0x00000000                                                         |
| (0x4044)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                       | IN1                                                                                                                            | 1R_RATE [4                                                                                                | 4:0]                                                                                             | •                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0                                                                                           | 0                                          | 0                                                                                 | IN1R_HPF                                                                                                 | IN1R<br>SIG_DET_<br>EN                                                                                      | IN1R_LP_<br>MODE                     |                                                                    |
| R16456 IN1R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                     | 0                                                                                                                              | 0                                                                                                         | IN1R<br>MUTE                                                                                     | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 |                                                                                             |                                                                                                                                                                                                                                              | L                                                                                           | IN1R_V                                     | /OL [7:0]                                                                         |                                                                                                          | ı                                                                                                           |                                      | 0x10800080                                                         |
| (0x4048)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1R_CONTROL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                                                                                                                                     | 0                                                                                                                              | 0                                                                                                         | 0 MUTE                                                                                           | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 |                                                                                             |                                                                                                                                                                                                                                              | IN1R                                                                                        | PGA VOI                                    | L [6:0]                                                                           |                                                                                                          |                                                                                                             | 0                                    |                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I1R_CONTROL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                                                                                                     |                                                                                                                                | 0                                                                                                         | 0                                                                                                | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0                                                                                                                                                                                                                                            | 0                                                                                           | 0                                          | 0                                                                                 |                                                                                                          | N2_OSR [2:                                                                                                  |                                      | 0x00050020                                                         |
| (0x4060)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ITR_CONTROL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                                                                                                     | 0                                                                                                                              |                                                                                                           | 0                                                                                                | 0                                                                                                                                        | 0                                                                                                    | IN2_PDM                                                                                     | SUP [1:0]                                                                                                                                                                                                                                                                                         | 0                                                                                           |                                                                                                                                                                                                                                              |                                                                                             |                                            |                                                                                   |                                                                                                          |                                                                                                             |                                      |                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | PUT2_CONTROL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                       |                                                                                                                                | 0                                                                                                         |                                                                                                  | 0                                                                                                                                        | 0                                                                                                    | 0                                                                                           |                                                                                                                                                                                                                                                                                                   |                                                                                             | 0                                                                                                                                                                                                                                            | 1                                                                                           | 0                                          | 0                                                                                 | 0                                                                                                        | 0                                                                                                           | 0                                    | · · · · · ·                                                        |
| (0x4064)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                     | 0<br>0<br>0                                                                                                                    | 0<br>0<br>2L_RATE [4                                                                                      | 0                                                                                                | ů                                                                                                                                        | 0                                                                                                    | 0                                                                                           | 0                                                                                                                                                                                                                                                                                                 | 0                                                                                           | 0<br>0<br>0                                                                                                                                                                                                                                  | 1<br>0<br>0                                                                                 | 0 0 0                                      | 0 0 0                                                                             | 0                                                                                                        | 0<br>0<br>IN2L_SIG                                                                                          | 0                                    | 0x00000000                                                         |



| Register           | Name                    | 31<br>15 | 30<br>14 | 29<br>13        | 28<br>12      | 27<br>11 | 26<br>10                | 25<br>9     | 24<br>8 | 23<br>7         | 22<br>6           | 21<br>5          | 20<br>4            | 19<br>3              | 18<br>2                       | 17<br>1                      | 16<br>0             | Default     |
|--------------------|-------------------------|----------|----------|-----------------|---------------|----------|-------------------------|-------------|---------|-----------------|-------------------|------------------|--------------------|----------------------|-------------------------------|------------------------------|---------------------|-------------|
| R16488<br>(0x4068) | IN2L_CONTROL2           | 0        | 0        | 0               | IN2L<br>MUTE  | 0        | 0                       | 0           | 0       |                 |                   | -                | -                  | 'OL [7:0]            | -                             |                              |                     | 0x10800000  |
| B 105 10           |                         | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 | 0                | 0                  | 0                    | 0                             | 0                            | 0                   |             |
| R16516<br>(0x4084) | IN2R_CONTROL1           | 0        | 0<br>IN: | 0<br>2R_RATE [4 | 0<br>4:0]     | 0        | 0                       | 0           | 0       | 0               | 0                 | 0                | 0                  | 0                    | 0<br>IN2R_HPF                 | 0<br>IN2R_<br>SIG_DET_<br>EN | 0                   | 0x00000000  |
| R16520<br>(0x4088) | IN2R_CONTROL2           | 0        | 0        | 0               | IN2R<br>MUTE  | 0        | 0                       | 0           | 0       |                 |                   |                  | -                  | /OL [7:0]            |                               |                              |                     | 0x10800000  |
| R16960             | IN SIG DET              | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 | 0                | 0                  | 0                    | 0                             | 0                            | 0                   | 0x00000001  |
| (0x4240)           | CONTROL                 | 0        | 0        | 0               | 0             | 0        | 0                       | 0           |         |                 | G DET TH          |                  | Ű                  | -                    |                               | T HOLD [3:                   |                     | 0000000000  |
| R16964             | INPUT_HPF_CONTROL       | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 | 0                | 0                  | 0                    | 0                             | 0                            | 0                   | 0x0000002   |
| (0x4244)           |                         | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 | 0                | 0                  | 0                    |                               | HPF_CUT                      |                     |             |
| R16968<br>(0x4248) | INPUT_VOL_CONTROL       | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 | 0<br>VD RAMP     | 0                  | 0                    | 0                             | 0<br>VIRAMP[                 | 2.01                | 0x00000022  |
| R17152             | AUXPDM CONTROL1         | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 | 0                | 0                  | 0                    | 0                             | 0                            | 0                   | 0x00000000  |
| (0x4300)           |                         | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 | 0                | 0                  | 0                    | 0                             | AUXPDM2<br>EN                |                     | 0,000000000 |
| R17156             | AUXPDM_CONTROL2         | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 | 0                | 0                  | 0                    | 0                             | 0                            | 0                   | 0x00000000  |
| (0x4304)           |                         | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 | 0                | 0                  | 0                    | 0                             | AUXPDM2<br>MUTE              | AUXPDM1<br>MUTE     |             |
| R17160<br>(0x4308) | AUXPDM1_CONTROL1        | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 | 0                | 0                  | 0                    | 0                             | AUXPDN                       | 11_FREQ<br>:0]      | 0x00010008  |
| (0/1000)           |                         | 0        | 0        | 0               | 0             |          | AUXPDM1                 | _SRC [3:0]  |         | 0               | 0                 | 0                | AUXPDM1<br>TXEDGE  | AUXPDM1<br>MSTR      | 0                             | 0                            | 0                   |             |
| R17168<br>(0x4310) | AUXPDM2_CONTROL1        | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 | 0                | 0                  | 0                    | 0                             |                              | //2_FREQ<br>:0]     | 0x00010008  |
| (074010)           |                         | 0        | 0        | 0               | 0             |          | AUXPDM2                 | 2_SRC [3:0] |         | 0               | 0                 | 0                | AUXPDM2<br>_TXEDGE | AUXPDM2<br>_MSTR     | 0                             | 0                            | 0                   |             |
| R24576<br>(0x6000) | ASP1_ENABLES1           | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | ASP1<br>RX8 EN  | ASP1<br>RX7 EN    | ASP1<br>RX6 EN   | ASP1<br>RX5 EN     | ASP1<br>RX4 EN       | ASP1<br>RX3 EN                | ASP1<br>RX2 EN               | ASP1<br>RX1 EN      | 0x00000000  |
| (0x0000)           |                         | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | ASP1_<br>TX8_EN | ASP1<br>TX7_EN    | ASP1<br>TX6 EN   | ASP1<br>TX5 EN     | ASP1_<br>TX4_EN      | ASP1<br>TX3_EN                | ASP1<br>TX2 EN               | ASP1_<br>TX1_EN     |             |
| R24580             | ASP1_CONTROL1           | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 | 0                | 0                  | 0                    | 0                             | 0                            | 0                   | 0x0000028   |
| (0x6004)           |                         | 0        | 0        | 0               |               |          | P1_RATE [               | 4:0]        |         | 0               | 0                 |                  |                    | SP1_BCLK             |                               | 0]                           |                     |             |
| R24584<br>(0x6008) | ASP1_CONTROL2           | 0        | 0        | 0               | ASP1_RX_<br>0 |          | -                       | SP1 FMT [2  | 0.01    | 0               | ASP1              | ASP1             | ASP1_TX_<br>ASP1   | WIDTH [7:0]<br>0     | ]<br>ASP1                     | ASP1                         | ASP1                | 0x18180200  |
| (00000)            |                         | U        | U        | 0               | 0             | 0        | A                       | 581_FM11 [2 | ::0]    | U               | BCLK_INV          | BCLK<br>FRC      | BCLK<br>MSTR       | U                    | FSYNC_<br>INV                 | FSYNC_<br>FRC                | FSYNC_<br>MSTR      |             |
| R24588<br>(0x600C) | ASP1_CONTROL3           | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 | 0                | 0                  | 0                    | 0                             | 0                            | 0                   | 0x0000002   |
| (0,0000)           |                         | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 | 0                | 0                  | 0                    | 0                             | CTR                          | DUT_HIZ_<br>_ [1:0] |             |
| R24592             | ASP1_FRAME_             | 0        | 0        |                 |               | _        | _SLOT [5:0              |             |         | 0               | 0                 |                  |                    | ASP1_TX3             |                               |                              |                     | 0x03020100  |
| (0x6010)<br>R24596 | CONTROL1                | 0        | 0        |                 |               |          | SLOT [5:0               |             |         | 0               | 0                 |                  |                    | ASP1_TX1<br>ASP1_TX7 |                               |                              |                     | 0x07060504  |
| (0x6014)           | CONTROL2 -              | 0        | 0        |                 |               | ASP1_TX6 | SLOT [5:0               | ]           |         | 0               | 0                 |                  |                    | ASP1_TX5             | SLOT [5:0                     | ]                            |                     |             |
| R24608<br>(0x6020) | ASP1_FRAME_<br>CONTROL5 | 0        | 0        |                 |               | -        | _SLOT [5:0<br>SLOT [5:0 |             |         | 0               | 0                 |                  |                    | ASP1_RX3<br>ASP1_RX1 |                               |                              |                     | 0x03020100  |
| R24612             | ASP1_FRAME_             | 0        | 0        |                 |               | _        | _SLOT [5:0              |             |         | 0               | 0                 |                  |                    | ASP1_RX7             |                               |                              |                     | 0x07060504  |
| (0x6024)           | CONTROL6                | 0        | 0        |                 |               | ASP1_RX6 | SLOT [5:0               | ]           |         | 0               | 0                 |                  |                    | ASP1_RX5             | _SLOT [5:0                    | )]                           |                     |             |
| R24624<br>(0x6030) | ASP1_DATA_<br>CONTROL1  | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 | 0                | 0                  | 0                    | 0                             | 0                            | 0                   | 0x00000020  |
| (0x0030)<br>R24640 | ASP1 DATA               | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 | 0                | 0                  | ASP1_IX              | C_WL [5:0]                    | 0                            | 0                   | 0x00000020  |
| (0x6040)           | CONTROL5                | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 |                  | Ů                  |                      |                               | ů                            | Ů                   | 0,00000020  |
| R24704             | ASP2_ENABLES1           | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 | 0                | 0                  | ASP2<br>RX4 EN       | ASP2<br>RX3 EN                | ASP2<br>RX2 EN               | ASP2<br>RX1 EN      | 0x00000000  |
| (0x6080)           |                         | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 | 0                | 0                  | ASP2                 | ASP2                          | ASP2                         | ASP2                | -           |
| D04700             | ASP2 CONTROL1           | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 | 0                | 0                  | TX4_EN<br>0          | TX3_EN<br>0                   | TX2_EN<br>0                  | TX1_EN<br>0         | 0,00000000  |
| R24708<br>(0x6084) | ASP2_CONTROLT           | 0        | 0        | 0               | 0             |          | P2 RATE                 |             | U       | 0               | 0                 | 0                |                    | ASP2 BCLK            |                               |                              | U                   | 0x0000028   |
| R24712             | ASP2_CONTROL2           | -        |          |                 | ASP2_RX_      |          |                         |             |         |                 |                   |                  |                    | WIDTH [7:0]          |                               | -1                           |                     | 0x18180200  |
| (0x6088)           | _                       | 0        | 0        | 0               | 0             | 0        | AS                      | SP2_FMT [2  | 2:0]    | 0               | ASP2_<br>BCLK_INV | ASP2_<br>BCLK_   | ASP2_<br>BCLK_     | 0                    | ASP2<br>FSYNC_                | ASP2<br>FSYNC_               | ASP2<br>FSYNC_      |             |
| R24716             | ASP2 CONTROL3           | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 | FRC <sup>-</sup> | MSTR<br>0          | 0                    | INV -                         | FRC <sup>-</sup>             | MSTR<br>0           | 0x0000002   |
| (0x608C)           |                         | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 | 0                | 0                  | 0                    | 0                             | ASP2 DO                      | DUT_HIZ_<br>[1:0]   | 0,00000002  |
| R24720             | ASP2_FRAME_             | 0        | 0        |                 |               |          | _SLOT [5:0              |             | 1       | 0               | 0                 |                  |                    | ASP2_TX3             |                               | ]                            |                     | 0x03020100  |
| (0x6090)           | CONTROL1                | 0        | 0        |                 |               | -        | _SLOT [5:0              |             |         | 0               | 0                 |                  |                    | ASP2_TX1             |                               | •                            |                     | 0.00000400  |
| R24736<br>(0x60A0) | ASP2_FRAME_<br>CONTROL5 | 0        | 0        |                 |               | _        | _SLOT [5:0<br>SLOT [5:0 | -           |         | 0               | 0                 |                  |                    | ASP2_RX3<br>ASP2 RX1 |                               |                              |                     | 0x03020100  |
| R24752<br>(0x60B0) | ASP2_DATA_<br>CONTROL1  | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 | 0                | 0                  | 0                    | _0LOT [0:0<br>0<br>(_WL [5:0] | 0                            | 0                   | 0x00000020  |
| (0x00B0)<br>R24768 | ASP2 DATA               | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 | 0                | 0                  | ASP2_1X              | [5:0]                         | 0                            | 0                   | 0x00000020  |
| (0x60C0)           | CONTROL5                | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       | 0               | 0                 |                  |                    | _                    | [5:0]                         | ı                            |                     |             |
| R32896             | PWM1 INPUT1             | 0        | 0        | 0               | 0             | 0        | 0                       | 0           | 0       |                 |                   | D\A/M            | 1MIX VOL           | 1 [6:0]              |                               |                              | 0                   | 0x00800000  |



| Register           | Name           | 31<br>15                   | 30<br>14 | 29<br>13 | 28<br>12 | 27<br>11 | 26<br>10 | 25<br>9 | 24<br>8 | 23<br>7 | 22<br>6 | 21<br>5 | 20<br>4               | 19<br>3  | 18<br>2 | 17<br>1 | 16<br>0 | Default    |
|--------------------|----------------|----------------------------|----------|----------|----------|----------|----------|---------|---------|---------|---------|---------|-----------------------|----------|---------|---------|---------|------------|
| R32900<br>(0x8084) | PWM1_INPUT2    | 0<br>PWM1_<br>SRC2         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 11MIX_VOL<br>/M1_SRC2 |          |         |         | 0       | 0x00800000 |
|                    |                | SRC2_<br>STS               |          |          |          |          |          |         |         |         |         |         |                       |          |         |         |         |            |
| R32904<br>(0x8088) | PWM1_INPUT3    | 0<br>PWM1_<br>SRC3_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 11MIX_VOL<br>/M1_SRC3 |          |         |         | 0       | 0x00800000 |
| R32908             | PWM1_INPUT4    | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         | PWM     | 11MIX_VOL             | 4 [6:0]  |         |         | 0       | 0x00800000 |
| (0x808C)           |                | PWM1_<br>SRC4_<br>STS      | 0        | 0        | 0        | 0        | 0        | 0       | 0       | I       |         |         | /M1_SRC4              |          |         |         | 0       | 00000000   |
| R32912             | PWM2 INPUT1    | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         | PWM     | 12MIX_VOL             | 1 [6:0]  |         |         | 0       | 0x00800000 |
| (0x8090)           | _              | PWM2_<br>SRC1_<br>STS      | 0        | 0        | 0        | 0        | 0        | 0       |         | 1       |         |         | /M2_SRC1              |          |         |         |         |            |
| R32916             | PWM2_INPUT2    | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 12MIX_VOL             |          |         |         | 0       | 0x00800000 |
| (0x8094)           |                | PWM2_<br>SRC2_<br>STS      | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | PW      | /M2_SRC2              | [8:0]    |         |         |         |            |
| R32920             | PWM2_INPUT3    | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 12MIX_VOL             |          |         |         | 0       | 0x00800000 |
| (0x8098)           |                | PWM2_<br>SRC3_<br>STS      | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         |         | /M2_SRC3              |          |         |         |         |            |
| R32924             | PWM2_INPUT4    | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 12MIX_VOL             |          |         |         | 0       | 0x00800000 |
| (0x809C)           |                | PWM2_<br>SRC4_<br>STS      | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         |         | /M2_SRC4              |          |         |         |         |            |
| R33280             | ASP1TX1_INPUT1 | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX1MIX_VC             |          |         |         | 0       | 0x00800000 |
| (0x8200)           |                | ASP1TX1_<br>SRC1_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX1_SRC              | 1 [8:0]  |         |         |         |            |
| R33284             | ASP1TX1_INPUT2 | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX1MIX_VC             |          |         |         | 0       | 0x00800000 |
| (0x8204)           |                | ASP1TX1_<br>SRC2_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX1_SRC              | 2 [8:0]  |         |         |         |            |
| R33288             | ASP1TX1_INPUT3 | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX1MIX_VC             |          |         |         | 0       | 0x00800000 |
| (0x8208)           |                | ASP1TX1_<br>SRC3_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX1_SRC              | 3 [8:0]  |         |         |         |            |
| R33292             | ASP1TX1_INPUT4 | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX1MIX_VC             |          |         |         | 0       | 0x00800000 |
| (0x820C)           |                | ASP1TX1_<br>SRC4_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX1_SRC              | 4 [8:0]  |         |         |         |            |
| R33296             | ASP1TX2_INPUT1 | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX2MIX_VC             |          |         |         | 0       | 0x00800000 |
| (0x8210)           |                | ASP1TX2_<br>SRC1_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX2_SRC              | 1 [8:0]  |         |         |         |            |
| R33300             | ASP1TX2_INPUT2 | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX2MIX_VC             |          |         |         | 0       | 0x00800000 |
| (0x8214)           |                | ASP1TX2_<br>SRC2_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX2_SRC              | 2 [8:0]  |         |         |         |            |
| R33304             | ASP1TX2_INPUT3 | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX2MIX_VC             |          |         |         | 0       | 0x00800000 |
| (0x8218)           |                | ASP1TX2_<br>SRC3_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX2_SRC              | 3 [8:0]  |         |         |         |            |
| R33308             | ASP1TX2_INPUT4 | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX2MIX_VC             |          |         |         | 0       | 0x00800000 |
| (0x821C)           |                | ASP1TX2_<br>SRC4_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         |         | 1TX2_SRC              |          |         |         |         |            |
| R33312             | ASP1TX3_INPUT1 | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX3MIX_VC             |          |         |         | 0       | 0x00800000 |
| (0x8220)           |                | ASP1TX3_<br>SRC1_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX3_SRC              | 1 [8:0]  |         |         |         |            |
| R33316             | ASP1TX3_INPUT2 | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX3MIX_VC             |          |         |         | 0       | 0x00800000 |
| (0x8224)           |                | ASP1TX3_<br>SRC2_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX3_SRC              | 2 [8:0]  |         |         |         |            |
| R33320             | ASP1TX3_INPUT3 | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX3MIX_VC             |          |         |         | 0       | 0x00800000 |
| (0x8228)           |                | ASP1TX3_<br>SRC3_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX3_SRC              | 3 [8:0]  |         |         |         |            |
| R33324             | ASP1TX3_INPUT4 | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX3MIX_VC             |          |         |         | 0       | 0x00800000 |
| (0x822C)           |                | ASP1TX3_<br>SRC4_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX3_SRC              | 4 [8:0]  |         | <br>    |         |            |
| R33328             | ASP1TX4_INPUT1 | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         | ASP1T   | TX4MIX_VC             | L1 [6:0] |         |         | 0       | 0x00800000 |
| (0x8230)           |                | ASP1TX4_<br>SRC1_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX4_SRC              | 1 [8:0]  |         |         |         |            |
| R33332             | ASP1TX4_INPUT2 | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         | ASP1T   | X4MIX_VC              | L2 [6:0] |         |         | 0       | 0x00800000 |
| (0x8234)           | _              | ASP1TX4_<br>SRC2_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         |         | 1TX4_SRC              |          |         | I       |         | 1          |
|                    | 1              | SRC2_                      | 1        |          |          |          |          |         |         |         |         |         |                       |          |         |         |         |            |



| Register           | Name           | 31<br>15                 | 30<br>14 | 29<br>13 | 28<br>12 | 27<br>11 | 26<br>10 | 25<br>9 | 24<br>8 | 23<br>7 | 22<br>6 | 21<br>5 | 20<br>4   | 19<br>3   | 18<br>2 | 1 |          | 16<br>0 | Default    |
|--------------------|----------------|--------------------------|----------|----------|----------|----------|----------|---------|---------|---------|---------|---------|-----------|-----------|---------|---|----------|---------|------------|
| R33336             | ASP1TX4_INPUT3 | 0                        | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | X4MIX_V   |           |         |   |          | 0       | 0x00800000 |
| (0x8238)           |                | ASP1TX4_<br>SRC3_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX4_SRC  | 3 [8:0]   |         |   |          |         |            |
| R33340             | ASP1TX4_INPUT4 | 0                        | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX4MIX_VC |           |         |   |          | 0       | 0x00800000 |
| (0x823C)           |                | ASP1TX4_<br>SRC4_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX4_SRC  | 4 [8:0]   |         |   |          |         |            |
| R33344             | ASP1TX5_INPUT1 | 0                        | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX5MIX_VC |           |         |   |          | 0       | 0x00800000 |
| (0x8240)           |                | ASP1TX5_<br>SRC1_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         |         | 1TX5_SRC  |           |         |   |          |         |            |
| R33348             | ASP1TX5_INPUT2 | 0                        | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX5MIX_VC |           |         |   |          | 0       | 0x00800000 |
| (0x8244)           |                | ASP1TX5_<br>SRC2_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         |         | 1TX5_SRC  |           |         |   |          |         |            |
| R33352             | ASP1TX5_INPUT3 | 0                        | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | X5MIX_V   |           |         |   |          | 0       | 0x00800000 |
| (0x8248)           |                | ASP1TX5_<br>SRC3_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         |         | 1TX5_SRC  |           |         |   |          |         |            |
| R33356<br>(0x824C) | ASP1TX5_INPUT4 | 0                        | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | X5MIX_V   |           |         |   |          | 0       | 0x00800000 |
| (0x0240)           |                | ASP1TX5_<br>SRC4_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         |         | 1TX5_SRC  |           |         |   |          |         |            |
| R33360             | ASP1TX6_INPUT1 | 0                        | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | X6MIX_V   |           |         |   |          | 0       | 0x00800000 |
| (0x8250)           |                | ASP1TX6_<br>SRC1_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX6_SRC  | :1 [8:0]  |         |   |          |         |            |
| R33364             | ASP1TX6_INPUT2 | 0                        | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX6MIX_VC |           |         |   |          | 0       | 0x00800000 |
| (0x8254)           |                | ASP1TX6_<br>SRC2_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX6_SRC  | 2 [8:0]   |         |   |          |         |            |
| R33368             | ASP1TX6_INPUT3 | 0                        | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | X6MIX_V   |           |         |   |          | 0       | 0x00800000 |
| (0x8258)           |                | ASP1TX6_<br>SRC3_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX6_SRC  | :3 [8:0]  |         |   |          |         |            |
| R33372             | ASP1TX6_INPUT4 | 0                        | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX6MIX_VC |           |         |   |          | 0       | 0x00800000 |
| (0x825C)           |                | ASP1TX6_<br>SRC4_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX6_SRC  | 4 [8:0]   |         |   |          |         |            |
| R33376             | ASP1TX7_INPUT1 | 0                        | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX7MIX_VC |           |         |   |          | 0       | 0x00800000 |
| (0x8260)           |                | ASP1TX7_<br>SRC1_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX7_SRC  | :1 [8:0]  |         |   |          |         |            |
| R33380             | ASP1TX7_INPUT2 | 0                        | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX7MIX_VC |           |         |   |          | 0       | 0x00800000 |
| (0x8264)           |                | ASP1TX7_<br>SRC2_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX7_SRC  | 2 [8:0]   |         |   |          |         |            |
| R33384             | ASP1TX7_INPUT3 | 0                        | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX7MIX_VC |           |         |   |          | 0       | 0x00800000 |
| (0x8268)           |                | ASP1TX7_<br>SRC3_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX7_SRC  | 3 [8:0]   |         |   |          |         |            |
| R33388             | ASP1TX7_INPUT4 | 0                        | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX7MIX_VC |           |         |   |          | 0       | 0x00800000 |
| (0x826C)           |                | ASP1TX7_<br>SRC4_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX7_SRC  | 4 [8:0]   |         |   |          |         |            |
| R33392             | ASP1TX8_INPUT1 | 0                        | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX8MIX_VC |           |         |   |          | 0       | 0x00800000 |
| (0x8270)           |                | ASP1TX8_<br>SRC1_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX8_SRC  | :1 [8:0]  |         |   |          |         |            |
| R33396             | ASP1TX8_INPUT2 | 0                        | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX8MIX_VC |           |         |   |          | 0       | 0x00800000 |
| (0x8274)           |                | ASP1TX8_<br>SRC2_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX8_SRC  | 2 [8:0]   |         |   |          |         |            |
| R33400             | ASP1TX8_INPUT3 | 0                        | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX8MIX_VC |           |         |   |          | 0       | 0x00800000 |
| (0x8278)           |                | ASP1TX8_<br>SRC3_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX8_SRC  | :3 [8:0]  |         |   |          |         |            |
| R33404             | ASP1TX8_INPUT4 | 0                        | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | X8MIX_V   |           |         |   |          | 0       | 0x00800000 |
| (0x827C)           |                | ASP1TX8_<br>SRC4_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 1TX8_SRC  | 4 [8:0]   |         |   |          |         |            |
| R33536<br>(0x8300) | ASP2TX1_INPUT1 | 0                        | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         | ASP21   | X1MIX_V   | DL1 [6:0] |         |   |          | 0       | 0x00800000 |
| (0x8300)           |                | ASP2TX1_<br>SRC1_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 2TX1_SRC  | 1 [8:0]   |         | _ |          | -       |            |
| R33540             | ASP2TX1_INPUT2 | 0                        | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         | ASP21   | X1MIX_V   | DL2 [6:0] |         |   | Т        | 0       | 0x00800000 |
| (0x8304)           |                | ASP2TX1_<br>SRC2_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 2TX1_SRC  | 2 [8:0]   |         |   |          |         |            |
| R33544             | ASP2TX1_INPUT3 | 0                        | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         | ASP21   | X1MIX_V   | DL3 [6:0] |         |   |          | 0       | 0x00800000 |
| (0x8308)           |                | ASP2TX1_<br>SRC3_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 2TX1_SRC  | 3 [8:0]   |         |   | <b>i</b> |         | 1          |



| Register           | Name             | 31<br>15                   | 30<br>14 | 29<br>13 | 28<br>12 | 27<br>11 | 26<br>10 | 25<br>9 | 24<br>8 | 23<br>7 | 22<br>6 | 21<br>5 | 20<br>4              | 19<br>3   | 18<br>2 | 1 |   | 16<br>0 | Default    |
|--------------------|------------------|----------------------------|----------|----------|----------|----------|----------|---------|---------|---------|---------|---------|----------------------|-----------|---------|---|---|---------|------------|
| R33548             | ASP2TX1_INPUT4   | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         | ASP21   | X1MIX_VC             | DL4 [6:0] |         |   |   | 0       | 0x00800000 |
| (0x830C)           |                  | ASP2TX1_<br>SRC4_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP:    | 2TX1_SRC             | 4 [8:0]   |         |   |   |         |            |
| R33552             | ASP2TX2_INPUT1   | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX2MIX_VC            |           |         |   |   | 0       | 0x00800000 |
| (0x8310)           |                  | ASP2TX2_<br>SRC1_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         |         | 2TX2_SRC             |           |         |   |   |         |            |
| R33556             | ASP2TX2_INPUT2   | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | rx2MIX_VC            |           |         |   |   | 0       | 0x00800000 |
| (0x8314)           |                  | ASP2TX2_<br>SRC2_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 2TX2_SRC             | 2 [8:0]   |         |   |   |         |            |
| R33560<br>(0x8318) | ASP2TX2_INPUT3   | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX2MIX_VC            |           |         |   |   | 0       | 0x00800000 |
| ( )                |                  | ASP2TX2_<br>SRC3_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         |         | 2TX2_SRC             |           |         |   |   |         |            |
| R33564<br>(0x831C) | ASP2TX2_INPUT4   | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | X2MIX_VC             |           |         |   |   | 0       | 0x00800000 |
| (0x0010)           |                  | ASP2TX2_<br>SRC4_<br>STS   | U        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP.    | 2TX2_SRC             | 4 [8:0]   |         |   |   |         |            |
| R33568<br>(0x8320) | ASP2TX3_INPUT1   | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | X3MIX_VC             |           |         |   |   | 0       | 0x00800000 |
| (0x0320)           |                  | ASP2TX3_<br>SRC1_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 2TX3_SRC             | 1 [8:0]   |         |   |   |         |            |
| R33572             | ASP2TX3_INPUT2   | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX3MIX_VC            |           |         |   |   | 0       | 0x00800000 |
| (0x8324)           |                  | ASP2TX3_<br>SRC2_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP:    | 2TX3_SRC             | 2 [8:0]   |         |   |   |         |            |
| R33576<br>(0x8328) | ASP2TX3_INPUT3   | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | X3MIX_VC             |           |         |   |   | 0       | 0x00800000 |
| (0x0320)           |                  | ASP2TX3_<br>SRC3_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 2TX3_SRC             | 3 [8:0]   |         |   |   |         |            |
| R33580<br>(0x832C) | ASP2TX3_INPUT4   | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | TX3MIX_VC            |           |         |   |   | 0       | 0x00800000 |
|                    |                  | ASP2TX3_<br>SRC4_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         |         | 2TX3_SRC             |           |         |   |   |         |            |
| R33584<br>(0x8330) | ASP2TX4_INPUT1   | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | X4MIX_VC             |           |         |   |   | 0       | 0x00800000 |
| (0x0550)           |                  | ASP2TX4_<br>SRC1_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ASP     | 2TX4_SRC             | 1 [8:0]   |         |   |   |         |            |
| R33588<br>(0x8334) | ASP2TX4_INPUT2   | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | X4MIX_VC             |           |         |   |   | 0       | 0x00800000 |
| , ,                |                  | ASP2TX4_<br>SRC2_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         |         | 2TX4_SRC             |           |         |   |   |         |            |
| R33592<br>(0x8338) | ASP2TX4_INPUT3   | 0<br>ASP2TX4_              | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | X4MIX_VC<br>2TX4_SRC |           |         |   |   | 0       | 0x00800000 |
| , ,                |                  | SRC3_<br>STS               |          |          |          |          |          | -       |         |         |         |         |                      |           |         |   |   |         |            |
| R33596<br>(0x833C) | ASP2TX4_INPUT4   | 0<br>ASP2TX4_              | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | X4MIX_VC             |           |         |   |   | 0       | 0x00800000 |
| . ,                |                  | SRC4_<br>STS               |          |          |          |          |          |         |         |         | r       |         | _                    |           |         | - |   |         |            |
| R35200<br>(0x8980) | ISRC1INT1_INPUT1 |                            | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       |         | 0<br>1INT1_SR0       | 0         | 0       | 0 |   | 0       | 0x00000000 |
| , ,                |                  | ISRC1INT<br>1_SRC1_<br>STS |          |          |          |          |          | -       |         |         |         |         |                      |           |         | - |   |         |            |
| R35216<br>(0x8990) | ISRC1INT2_INPUT1 |                            | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0<br>1INT2_SR0       | 0         | 0       | 0 |   | 0       | 0x00000000 |
| (******)           |                  | ISRC1INT<br>2_SRC1_<br>STS | 0        | 0        | 0        | 0        | 0        | Ū       |         |         |         | 10110   | 11112_0110           | 51 [0.0]  |         |   |   |         |            |
| R35232<br>(0x89A0) | ISRC1INT3_INPUT1 | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0                    | 0         | 0       | 0 | 1 | 0       | 0x00000000 |
| (0x09A0)           |                  | ISRC1INT<br>3_SRC1_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ISRC    | 1INT3_SRO            | 31 [8:0]  |         |   |   |         |            |
| R35248<br>(0x89B0) | ISRC1INT4_INPUT1 | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0                    | 0         | 0       | 0 |   | 0       | 0x00000000 |
| (070900)           |                  | ISRC1INT<br>4_SRC1_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ISRC    | 1INT4_SRO            | 21 [8:0]  |         |   |   |         |            |
| R35264             | ISRC1DEC1_INPUT1 | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0                    | 0         | 0       | 0 | 1 | 0       | 0x00000000 |
| (0x89C0)           |                  | ISRC1DEC<br>1_SRC1_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ISRC1   | IDEC1_SR             | C1 [8:0]  |         |   |   |         |            |
| R35280             | ISRC1DEC2_INPUT1 | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0                    | 0         | 0       | 0 |   | 0       | 0x0000000  |
| (0x89D0)           |                  | ISRC1DEC<br>2_SRC1_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ISRC1   | IDEC2_SR             | C1 [8:0]  |         |   |   |         |            |
| R35296             | ISRC1DEC3_INPUT1 | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0                    | 0         | 0       | 0 |   | 0       | 0x0000000  |
| (0x89E0)           |                  | ISRC1DEC<br>3_SRC1_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ISRC1   | IDEC3_SR             | C1 [8:0]  |         |   |   |         |            |
| R35312             | ISRC1DEC4_INPUT1 | 0                          | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0                    | 0         | 0       | 0 |   | 0       | 0x0000000  |
| (0x89F0)           |                  | ISRC1DEC<br>4_SRC1_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | ISRC1   | IDEC4_SR             | C1 [8:0]  |         |   |   |         |            |



| Register           | Name             | 31<br>15                                      | 30<br>14 | 29<br>13 | 28<br>12 | 27<br>11 | 26<br>10 | 25<br>9 | 24<br>8 | 23<br>7  | 22<br>6 | 21<br>5    | 20<br>4                 | 19<br>3       | 18<br>2 | 17<br>1 | 16<br>0  | Default    |
|--------------------|------------------|-----------------------------------------------|----------|----------|----------|----------|----------|---------|---------|----------|---------|------------|-------------------------|---------------|---------|---------|----------|------------|
| R35328             | ISRC2INT1_INPUT1 | 0                                             | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0        | 0       | 0          | 0                       | 0             | 0       | 0       | 0        | 0x0000000  |
| (0x8A00)           |                  | ISRC2INT<br>1_SRC1_<br>STS                    | 0        | 0        | 0        | 0        | 0        | 0       |         |          |         | ISRC       | 2INT1_SRO               | 21 [8:0]      |         |         |          |            |
| R35344<br>(0x8A10) | ISRC2INT2_INPUT1 | 0<br>ISRC2INT<br>2_SRC1_<br>STS               | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0        | 0       | 0<br>ISRC  | 0<br>2INT2_SRO          | 0<br>C1 [8:0] | 0       | 0       | 0        | 0x00000000 |
| R35392<br>(0x8A40) | ISRC2DEC1_INPUT1 | 0<br>ISRC2DEC<br>1 SRC1                       | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0        | 0       | 0<br>ISRC2 | 0<br>DEC1_SR            | 0<br>C1 [8:0] | 0       | 0       | 0        | 0x00000000 |
| <b>D</b> 05400     |                  | STS                                           |          |          | _        |          | _        |         | _       |          |         |            |                         |               |         |         | <b>—</b> |            |
| R35408<br>(0x8A50) | ISRC2DEC2_INPUT1 | 0<br>ISRC2DEC<br>2_SRC1_<br>STS               | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0        | 0       | 0<br>ISRC2 | 0<br>DEC2_SR            | 0<br>C1 [8:0] | 0       | 0       | 0        | 0x00000000 |
| R35456<br>(0x8A80) | ISRC3INT1_INPUT1 | 0<br>ISRC3INT<br>1 SRC1                       | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0        | 0       | 0<br>ISRC  | 0<br>3INT1_SRO          | 0<br>C1 [8:0] | 0       | 0       | 0        | 0x00000000 |
| R35472<br>(0x8A90) | ISRC3INT2_INPUT1 | STS 0<br>ISRC3INT<br>2_SRC1_                  | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0        | 0       | 0<br>ISRC  | 0<br>3INT2_SRO          | 0<br>C1 [8:0] | 0       | 0       | 0        | 0x00000000 |
| R35520<br>(0x8AC0) | ISRC3DEC1_INPUT1 | 0<br>ISRC3DEC                                 | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0        | 0       | 0<br>ISBC3 | 0<br>DEC1_SR            | 0             | 0       | 0       | 0        | 0x00000000 |
| R35536             | ISRC3DEC2 INPUT1 | 1_SRC1_<br>STS<br>0                           | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0        | 0       | 0          | 0                       | 0             | 0       | 0       | 0        | 0x00000000 |
| (0x8AD0)           |                  | ISRC3DEC<br>2_SRC1_<br>STS                    | 0        | 0        | 0        | 0        | 0        | 0       | Ū       | <u> </u> | Ů       |            | DEC2_SR                 |               |         |         | Ů        |            |
| R35712<br>(0x8B80) | EQ1_INPUT1       | 0<br>EQ1<br>SRC1_<br>STS                      | 0        | 0        | 0        | 0        | 0        | 0       | 0       |          |         |            | IMIX_VOL1               |               |         |         | 0        | 0x00800000 |
| R35716<br>(0x8B84) | EQ1_INPUT2       | 0<br>EQ1_<br>SRC2_<br>STS                     | 0        | 0        | 0        | 0        | 0        | 0       | 0       |          |         |            | IMIX_VOL2<br>Q1_SRC2 [i |               |         |         | 0        | 0x00800000 |
| R35720<br>(0x8B88) | EQ1_INPUT3       | 0<br>EQ1_<br>SRC3                             | 0        | 0        | 0        | 0        | 0        | 0       | 0       |          |         |            | IMIX_VOL3               |               |         |         | 0        | 0x00800000 |
| R35724<br>(0x8B8C) | EQ1_INPUT4       | STS <sup>-</sup><br>0<br>EQ1<br>SRC4          | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 1        |         |            | IMIX_VOL4<br>Q1_SRC4 [  |               |         |         | 0        | 0x00800000 |
| R35728<br>(0x8B90) | EQ2_INPUT1       | STS <sup>-</sup><br>0<br>EQ2<br>SRC1          | 0        | 0        | 0        | 0        | 0        | 0       | 0       |          |         |            | 2MIX_VOL1<br>Q2_SRC1 [  |               |         |         | 0        | 0x00800000 |
| R35732<br>(0x8B94) | EQ2_INPUT2       | 0<br>EQ2_                                     | 0        | 0        | 0        | 0        | 0        | 0       | 0       |          |         |            | 2MIX_VOL2<br>Q2_SRC2 [  |               |         |         | 0        | 0x00800000 |
| R35736             | EQ2_INPUT3       | SRC2_<br>STS_0                                | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 1        |         |            |                         | -             |         |         | 0        | 0x00800000 |
| (UX8B98)           |                  | EQ2_<br>SRC3_<br>STS                          | 0        | 0        | 0        | 0        | 0        | 0       |         |          |         |            | Q2_SRC3 [               | -             |         |         |          |            |
| R35740<br>(0x8B9C) | EQ2_INPUT4       | 0<br>EQ2_<br>SRC4_<br>STS                     | 0        | 0        | 0        | 0        | 0        | 0       | 0       |          |         |            | 2MIX_VOL4<br>Q2_SRC4 [  |               |         |         | 0        | 0x00800000 |
| R35744<br>(0x8BA0) | EQ3_INPUT1       | 0<br>EQ3_<br>SRC1_<br>STS                     | 0        | 0        | 0        | 0        | 0        | 0       | 0       |          |         |            | BMIX_VOL1<br>Q3_SRC1 [  |               |         |         | 0        | 0x00800000 |
| R35748<br>(0x8BA4) | EQ3_INPUT2       | 0<br>EQ3_<br>SRC2_<br>STS                     | 0        | 0        | 0        | 0        | 0        | 0       | 0       |          |         |            | BMIX_VOL2<br>Q3_SRC2 [  |               |         |         | 0        | 0x00800000 |
| R35752<br>(0x8BA8) | EQ3_INPUT3       | STS <sup>-</sup><br>0<br>EQ3_<br>SRC3_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       | 0       |          |         |            | BMIX_VOL3               |               |         |         | 0        | 0x00800000 |
| R35756<br>(0x8BAC) | EQ3_INPUT4       | STS<br>0<br>EQ3<br>SRC4_<br>STS               | 0        | 0        | 0        | 0        | 0        | 0       | 0       |          |         |            | MIX_VOL4<br>Q3_SRC4 [   |               |         |         | 0        | 0x00800000 |
| R35760<br>(0x8BB0) | EQ4_INPUT1       | 0<br>EQ4<br>SRC1_<br>STS                      | 0        | 0        | 0        | 0        | 0        | 0       | 0       |          |         |            | IMIX_VOL1<br>Q4_SRC1 [i | •••           |         |         | 0        | 0x00800000 |



| Register           | Name         | 31<br>15               | 30<br>14 | 29<br>13 | 28<br>12 | 27<br>11 | 26<br>10 | 25<br>9 | 24<br>8 | 23<br>7 | 22<br>6 | 21<br>5 | 20<br>4   | 19<br>3 | 18<br>2 | 1 | 16<br>0 | Default    |
|--------------------|--------------|------------------------|----------|----------|----------|----------|----------|---------|---------|---------|---------|---------|-----------|---------|---------|---|---------|------------|
| R35764             | EQ4_INPUT2   | 0                      | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         | EQ4     | 4MIX_VOL2 | [6:0]   | 1       |   | 0       | 0x00800000 |
| (0x8BB4)           |              | EQ4_<br>SRC2_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | E       | Q4_SRC2 [ | 3:0]    |         |   |         |            |
| R35768             | EQ4_INPUT3   | 0                      | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 4MIX_VOL3 |         |         |   | 0       | 0x00800000 |
| (0x8BB8)           |              | EQ4_<br>SRC3_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | E       | Q4_SRC3 [ | 3:0]    |         |   |         |            |
| R35772             | EQ4_INPUT4   | 0                      | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 4MIX_VOL4 |         |         |   | 0       | 0x00800000 |
| (0x8BBC)           |              | EQ4_<br>SRC4_<br>STS   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | E       | Q4_SRC4 [ | 3:0]    |         |   |         |            |
| R35840             | DRC1L_INPUT1 | 0                      | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 1LMIX_VOL | · ·     |         |   | 0       | 0x00800000 |
| (0x8C00)           |              | DRC1L_<br>SRC1_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         |         | C1L_SRC1  |         |         |   |         |            |
| R35844<br>(0x8C04) | DRC1L_INPUT2 | 0                      | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 1LMIX_VOL |         |         |   | 0       | 0x00800000 |
| , ,                |              | DRC1L_<br>SRC2_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         |         | C1L_SRC2  |         |         |   |         |            |
| R35848             | DRC1L_INPUT3 | 0                      | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 1LMIX_VOL |         |         |   | 0       | 0x00800000 |
| (0x8C08)           |              | DRC1L_<br>SRC3_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DR      | C1L_SRC3  | [8:0]   |         |   |         |            |
| R35852             | DRC1L_INPUT4 | 0                      | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 1lmix_vol |         |         |   | 0       | 0x00800000 |
| (0x8C0C)           |              | DRC1L_<br>SRC4_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DR      | C1L_SRC4  | [8:0]   |         |   |         |            |
| R35856             | DRC1R_INPUT1 | 0                      | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 1RMIX_VOI |         |         |   | 0       | 0x00800000 |
| (0x8C10)           |              | DRC1R_<br>SRC1_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DR      | C1R_SRC1  | [8:0]   |         |   |         |            |
| R35860             | DRC1R_INPUT2 | 0                      | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 1RMIX_VOI | · ·     |         |   | 0       | 0x00800000 |
| (0x8C14)           |              | DRC1R_<br>SRC2_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DR      | C1R_SRC2  | [8:0]   |         |   |         |            |
| R35864             | DRC1R_INPUT3 | 0                      | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 1RMIX_VOI |         |         |   | 0       | 0x00800000 |
| (0x8C18)           |              | DRC1R_<br>SRC3_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DR      | C1R_SRC3  | [8:0]   |         |   |         |            |
| R35868             | DRC1R_INPUT4 | 0                      | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 1RMIX_VOI | · ·     |         |   | 0       | 0x00800000 |
| (0x8C1C)           |              | DRC1R_<br>SRC4_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DR      | C1R_SRC4  | [8:0]   |         |   |         |            |
| R35872             | DRC2L_INPUT1 | 0                      | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 2lmix_vol |         |         |   | 0       | 0x00800000 |
| (0x8C20)           |              | DRC2L_<br>SRC1_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DR      | C2L_SRC1  | [8:0]   |         |   |         |            |
| R35876             | DRC2L_INPUT2 | 0                      | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 2LMIX_VOL |         |         |   | 0       | 0x00800000 |
| (0x8C24)           |              | DRC2L_<br>SRC2_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DR      | C2L_SRC2  | [8:0]   |         |   |         |            |
| R35880             | DRC2L_INPUT3 | 0                      | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 2LMIX_VOL |         |         |   | 0       | 0x00800000 |
| (0x8C28)           |              | DRC2L_<br>SRC3_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DR      | C2L_SRC3  | [8:0]   |         |   |         |            |
| R35884             | DRC2L_INPUT4 | 0                      | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 2LMIX_VOL |         |         |   | 0       | 0x00800000 |
| (0x8C2C)           |              | DRC2L_<br>SRC4_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DR      | C2L_SRC4  | [8:0]   |         |   |         |            |
| R35888             | DRC2R_INPUT1 | 0                      | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 2RMIX_VOI |         |         |   | 0       | 0x00800000 |
| (0x8C30)           |              | DRC2R_<br>SRC1_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DR      | C2R_SRC1  | [8:0]   |         |   |         |            |
| R35892             | DRC2R_INPUT2 | 0                      | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 2RMIX_VOI |         |         |   | 0       | 0x00800000 |
| (0x8C34)           |              | DRC2R_<br>SRC2_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DR      | C2R_SRC2  | [8:0]   |         |   |         |            |
| R35896             | DRC2R_INPUT3 | 0                      | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 2RMIX_VO  |         |         |   | 0       | 0x00800000 |
| (0x8C38)           |              | DRC2R_<br>SRC3_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DR      | C2R_SRC3  | [8:0]   |         |   |         |            |
| R35900             | DRC2R_INPUT4 | 0                      | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 2RMIX_VOI | · ·     |         |   | 0       | 0x00800000 |
| (0x8C3C)           |              | DRC2R_<br>SRC4_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DR      | C2R_SRC4  | [8:0]   |         |   | <br>    |            |
| R35968             | LHPF1_INPUT1 | 0                      | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | 1MIX_VOL  |         |         |   | 0       | 0x00800000 |
| (0x8C80)           |              | LHPF1_<br>SRC1_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | LH      | PF1_SRC1  | [8:0]   |         |   |         |            |
| R35972             | LHPF1_INPUT2 | 0                      | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         | LHPF    | MIX_VOL   | 2 [6:0] |         |   | 0       | 0x00800000 |
| (0x8C84)           |              | LHPF1_<br>SRC2_<br>STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | LH      | PF1_SRC2  | [8:0]   |         |   |         |            |



| Register           | Name           | 31<br>15                  | 30<br>14 | 29<br>13 | 28<br>12 | 27<br>11 | 26<br>10 | 25<br>9 | 24<br>8 | 23<br>7 | 22<br>6 | 21<br>5 | 20<br>4   | 19<br>3   | 18<br>2 | 1 | 7<br>1 | 16<br>0 | Default    |
|--------------------|----------------|---------------------------|----------|----------|----------|----------|----------|---------|---------|---------|---------|---------|-----------|-----------|---------|---|--------|---------|------------|
| R35976             | LHPF1_INPUT3   | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | F1MIX_VO  |           |         |   |        | 0       | 0x00800000 |
| (0x8C88)           |                | LHPF1_<br>SRC3_<br>STS    | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | LH      | PF1_SRC3  | [8:0]     |         |   |        |         |            |
| R35980             | LHPF1_INPUT4   | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | F1MIX_VOI |           |         |   |        | 0       | 0x00800000 |
| (0x8C8C)           |                | LHPF1_<br>SRC4_<br>STS    | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | LH      | PF1_SRC4  | [8:0]     |         |   |        |         |            |
| R35984             | LHPF2_INPUT1   | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | F2MIX_VOI |           |         |   |        | 0       | 0x00800000 |
| (0x8C90)           |                | LHPF2_<br>SRC1_<br>STS    | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | LH      | PF2_SRC1  | [8:0]     |         |   |        |         |            |
| R35988             | LHPF2_INPUT2   | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | F2MIX_VOI |           |         |   |        | 0       | 0x00800000 |
| (0x8C94)           |                | LHPF2_<br>SRC2_<br>STS    | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         |         | PF2_SRC2  |           |         |   |        |         |            |
| R35992<br>(0x8C98) | LHPF2_INPUT3   | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | F2MIX_VOI |           |         |   |        | 0       | 0x00800000 |
| (0x0C90)           |                | LHPF2_<br>SRC3_<br>STS    | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         |         | PF2_SRC3  |           |         |   |        |         |            |
| R35996<br>(0x8C9C) | LHPF2_INPUT4   | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | F2MIX_VOI |           |         |   |        | 0       | 0x00800000 |
| (0x6090)           |                | LHPF2_<br>SRC4_<br>STS    | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | LH      | PF2_SRC4  | [8:0]     |         |   |        |         |            |
| R36000             | LHPF3_INPUT1   | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | F3MIX_VOI |           |         |   |        | 0       | 0x00800000 |
| (0x8CA0)           |                | LHPF3_<br>SRC1_<br>STS    | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | LH      | PF3_SRC1  | [8:0]     |         |   |        |         |            |
| R36004             | LHPF3_INPUT2   | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | F3MIX_VOI |           |         |   |        | 0       | 0x00800000 |
| (0x8CA4)           |                | LHPF3_<br>SRC2_<br>STS    | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | LH      | PF3_SRC2  | [8:0]     |         |   |        |         |            |
| R36008             | LHPF3_INPUT3   | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | F3MIX_VOI |           |         |   |        | 0       | 0x00800000 |
| (0x8CA8)           |                | LHPF3_<br>SRC3_<br>STS    | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | LH      | PF3_SRC3  | [8:0]     |         |   |        |         |            |
| R36012             | LHPF3_INPUT4   | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | F3MIX_VOI |           |         |   |        | 0       | 0x00800000 |
| (0x8CAC)           |                | LHPF3_<br>SRC4_<br>STS    | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | LH      | PF3_SRC4  | [8:0]     |         |   |        |         |            |
| R36016             | LHPF4_INPUT1   | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | F4MIX_VOI |           |         |   |        | 0       | 0x00800000 |
| (0x8CB0)           |                | LHPF4_<br>SRC1_<br>STS    | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | LH      | PF4_SRC1  | [8:0]     |         |   |        |         |            |
| R36020             | LHPF4_INPUT2   | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | F4MIX_VOI |           |         |   |        | 0       | 0x00800000 |
| (0x8CB4)           |                | LHPF4_<br>SRC2_<br>STS    | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | LH      | PF4_SRC2  | [8:0]     |         |   |        |         |            |
| R36024<br>(0x8CB8) | LHPF4_INPUT3   | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | F4MIX_VOI |           |         |   |        | 0       | 0x00800000 |
| . ,                |                | LHPF4_<br>SRC3_<br>STS    | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         |         | PF4_SRC3  |           |         |   |        |         |            |
| R36028<br>(0x8CBC) | LHPF4_INPUT4   | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | F4MIX_VOI |           |         |   |        | 0       | 0x00800000 |
| . ,                |                | LHPF4_<br>SRC4_<br>STS    | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | LH      | PF4_SRC4  | [8:0]     |         |   |        |         |            |
| R36864<br>(0x9000) | DSP1RX1_INPUT1 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX1MIX_V  |           |         |   |        | 0       | 0x00800000 |
| . ,                |                | DSP1RX1<br>_SRC1_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         |         | 1RX1_SRC  |           |         |   |        |         |            |
| R36868             | DSP1RX1_INPUT2 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX1MIX_V  |           |         |   |        | 0       | 0x00800000 |
| (0x9004)           |                | DSP1RX1<br>_SRC2_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | 1RX1_SRC  | 2 [8:0]   |         |   |        |         |            |
| R36872             | DSP1RX1_INPUT3 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX1MIX_V  |           |         |   |        | 0       | 0x00800000 |
| (0x9008)           |                | DSP1RX1<br>_SRC3_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | 1RX1_SRC  | 3 [8:0]   |         |   |        |         |            |
| R36876             | DSP1RX1_INPUT4 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX1MIX_V  |           |         |   |        | 0       | 0x00800000 |
| (0x900C)           |                | DSP1RX1<br>_SRC4_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         | _       | _       | DSP     | 1RX1_SRC  | :4 [8:0]  | _       |   |        |         |            |
| R36880             | DSP1RX2_INPUT1 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX2MIX_V  |           |         |   |        | 0       | 0x00800000 |
| (0x9010)           |                | DSP1RX2<br>_SRC1_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | 1RX2_SRC  | 1 [8:0]   |         |   |        |         |            |
| R36884             | DSP1RX2_INPUT2 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX2MIX_V  |           |         |   |        | 0       | 0x00800000 |
| (0x9014)           |                | DSP1RX2<br>_SRC2_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | 1RX2_SRC  | 2 [8:0]   |         |   |        |         |            |
| R36888             | DSP1RX2_INPUT3 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         | DSP1    | RX2MIX_V  | DL3 [6:0] |         |   |        | 0       | 0x00800000 |
| (0x9018)           |                | DSP1RX2<br>_SRC3_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | 1RX2_SRC  | 3 [8:0]   |         |   |        |         |            |



| Register           | Name           | 31<br>15                  | 30<br>14 | 29<br>13 | 28<br>12 | 27<br>11 | 26<br>10 | 25<br>9 | 24<br>8 | 23<br>7 | 22<br>6 | 21<br>5 | 20<br>4            | 19<br>3   | 18<br>2 | 1 | 7<br>I | 16<br>0 | Default    |
|--------------------|----------------|---------------------------|----------|----------|----------|----------|----------|---------|---------|---------|---------|---------|--------------------|-----------|---------|---|--------|---------|------------|
| R36892             | DSP1RX2_INPUT4 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX2MIX_V           |           |         |   |        | 0       | 0x00800000 |
| (0x901C)           |                | DSP1RX2<br>_SRC4_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | 1RX2_SRC           | :4 [8:0]  |         |   |        |         |            |
| R36896             | DSP1RX3_INPUT1 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX3MIX_V           |           |         |   |        | 0       | 0x00800000 |
| (0x9020)           |                | DSP1RX3<br>_SRC1_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | 1RX3_SRC           | 31 [8:0]  |         |   |        |         |            |
| R36900             | DSP1RX3_INPUT2 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX3MIX_V           |           |         |   |        | 0       | 0x00800000 |
| (0x9024)           |                | DSP1RX3<br>_SRC2_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | 1RX3_SRC           | 2 [8:0]   |         |   |        |         |            |
| R36904<br>(0x9028) | DSP1RX3_INPUT3 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX3MIX_V           |           |         |   |        | 0       | 0x00800000 |
| (0,9020)           |                | DSP1RX3<br>_SRC3_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | 1RX3_SRC           | 3 [8:0]   |         |   |        |         |            |
| R36908<br>(0x902C) | DSP1RX3_INPUT4 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX3MIX_V           |           |         |   |        | 0       | 0x00800000 |
| (0,9020)           |                | DSP1RX3<br>_SRC4_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | 1RX3_SRC           | ;4 [8:0]  |         |   |        |         |            |
| R36912<br>(0x9030) | DSP1RX4_INPUT1 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX4MIX_V           |           |         |   |        | 0       | 0x00800000 |
| (089030)           |                | DSP1RX4<br>_SRC1_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | 1RX4_SRC           | ;1 [8:0]  |         |   |        |         |            |
| R36916             | DSP1RX4_INPUT2 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX4MIX_V           |           |         |   |        | 0       | 0x00800000 |
| (0x9034)           |                | DSP1RX4<br>_SRC2_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | 1RX4_SRC           | 2 [8:0]   |         |   |        |         |            |
| R36920             | DSP1RX4_INPUT3 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX4MIX_V           |           |         |   |        | 0       | 0x00800000 |
| (0x9038)           |                | DSP1RX4<br>_SRC3_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | 1RX4_SRC           | 3 [8:0]   |         |   |        |         |            |
| R36924             | DSP1RX4_INPUT4 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX4MIX_V           |           |         |   |        | 0       | 0x00800000 |
| (0x903C)           |                | DSP1RX4<br>_SRC4_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | 1RX4_SRC           | 4 [8:0]   |         |   |        |         |            |
| R36928             | DSP1RX5_INPUT1 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX5MIX_V           |           |         |   |        | 0       | 0x00800000 |
| (0x9040)           |                | DSP1RX5<br>_SRC1_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | DSP1RX5_SRC1 [8:0] |           |         |   |        |         |            |
| R36932             | DSP1RX5_INPUT2 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX5MIX_V           |           |         |   |        | 0       | 0x00800000 |
| (0x9044)           |                | DSP1RX5<br>_SRC2_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | 1RX5_SRC           | 2 [8:0]   |         |   |        |         |            |
| R36936             | DSP1RX5_INPUT3 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX5MIX_V           |           |         |   |        | 0       | 0x00800000 |
| (0x9048)           |                | DSP1RX5<br>_SRC3_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | 1RX5_SRC           | 3 [8:0]   |         |   |        |         |            |
| R36940             | DSP1RX5_INPUT4 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX5MIX_V           |           |         |   |        | 0       | 0x00800000 |
| (0x904C)           |                | DSP1RX5<br>_SRC4_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | 1RX5_SRC           | 24 [8:0]  |         |   |        |         |            |
| R36944             | DSP1RX6_INPUT1 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX6MIX_V           |           |         |   |        | 0       | 0x00800000 |
| (0x9050)           |                | DSP1RX6<br>_SRC1_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | 1RX6_SRC           | 31 [8:0]  |         |   |        |         |            |
| R36948             | DSP1RX6_INPUT2 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX6MIX_V           |           |         |   |        | 0       | 0x00800000 |
| (0x9054)           |                | DSP1RX6<br>_SRC2_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         |         | 1RX6_SRC           |           |         |   |        |         |            |
| R36952             | DSP1RX6_INPUT3 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX6MIX_V           |           |         |   |        | 0       | 0x00800000 |
| (0x9058)           |                | DSP1RX6<br>_SRC3_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | 1RX6_SRC           | 3 [8:0]   |         |   |        |         |            |
| R36956             | DSP1RX6_INPUT4 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX6MIX_V           |           |         |   |        | 0       | 0x00800000 |
| (0x905C)           |                | DSP1RX6<br>_SRC4_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | 1RX6_SRC           | 24 [8:0]  |         |   |        |         |            |
| R36960             | DSP1RX7_INPUT1 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX7MIX_VO          |           |         |   |        | 0       | 0x00800000 |
| (0x9060)           |                | DSP1RX7<br>_SRC1_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | 1RX7_SRC           | 1 [8:0]   |         |   |        | _       |            |
| R36964             | DSP1RX7_INPUT2 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         |         | RX7MIX_V           |           |         |   |        | 0       | 0x00800000 |
| (0x9064)           | _              | DSP1RX7<br>_SRC2_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | 1RX7_SRC           | 2 [8:0]   |         |   | •      |         |            |
| R36968             | DSP1RX7_INPUT3 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         | DSP1F   | RX7MIX_V           | DL3 [6:0] |         |   |        | 0       | 0x00800000 |
| (0x9068)           | _              | DSP1RX7<br>_SRC3_<br>_STS | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         | DSP     | 1RX7_SRC           | 3 [8:0]   |         |   |        |         | 1          |
| R36972             | DSP1RX7 INPUT4 | 0                         | 0        | 0        | 0        | 0        | 0        | 0       | 0       |         |         | DSP1F   | RX7MIX_V           | OL4 [6:0] |         |   |        | 0       | 0x00800000 |
| (0x906C)           |                | DSP1RX7                   | 0        | 0        | 0        | 0        | 0        | 0       |         |         |         |         | 1RX7_SRC           |           |         |   |        |         | 1          |
|                    | 1              | _SRC4_<br>STS             |          |          |          |          |          |         |         |         |         |         |                    |           |         |   |        |         |            |



| Register                                                                   | Name                             | 31<br>15                  | 30<br>14         | 29<br>13                 | 28<br>12 | 27<br>11          | 26<br>10                    | 25<br>9           | 24<br>8           | 23<br>7                     | 22<br>6     | 21<br>5     | 20<br>4  | 19<br>3           | 18<br>2                     | 17<br>1           | 16<br>0           | Default    |
|----------------------------------------------------------------------------|----------------------------------|---------------------------|------------------|--------------------------|----------|-------------------|-----------------------------|-------------------|-------------------|-----------------------------|-------------|-------------|----------|-------------------|-----------------------------|-------------------|-------------------|------------|
| R36976<br>(0x9070)                                                         | DSP1RX8_INPUT1                   | 0<br>DSP1RX8              | 0                | 0                        | 0        | 0                 | 0                           | 0                 | 0                 |                             |             |             | X8MIX_VC |                   |                             |                   | 0                 | 0x00800000 |
| (0,3070)                                                                   |                                  | _SRC1_<br>STS             | U                | U                        | 0        | 0                 | U                           | 0                 |                   |                             |             | DSP         | IRX8_SRC | 1 [8:0]           |                             |                   |                   |            |
| R36980                                                                     | DSP1RX8_INPUT2                   | 0                         | 0                | 0                        | 0        | 0                 | 0                           | 0                 | 0                 |                             |             |             | X8MIX_VC |                   |                             |                   | 0                 | 0x00800000 |
| (0x9074)                                                                   |                                  | DSP1RX8<br>_SRC2_<br>_STS | 0                | 0                        | 0        | 0                 | 0                           | 0                 |                   |                             |             | DSP         | IRX8_SRC | 2 [8:0]           |                             |                   |                   |            |
| R36984<br>(0x9078)                                                         | DSP1RX8_INPUT3                   | 0<br>DSP1RX8              | 0                | 0                        | 0        | 0                 | 0                           | 0                 | 0                 |                             |             |             | X8MIX_VC |                   |                             |                   | 0                 | 0x00800000 |
|                                                                            |                                  | _SRC3_<br>STS             |                  | U                        |          |                   | U                           |                   |                   |                             |             |             | -        |                   |                             |                   | -                 |            |
| R36988<br>(0x907C)                                                         | DSP1RX8_INPUT4                   | 0<br>DSP1RX8              | 0                | 0                        | 0        | 0                 | 0                           | 0                 | 0                 |                             |             |             | X8MIX_VC |                   |                             |                   | 0                 | 0x00800000 |
| . ,                                                                        |                                  | _SRC4_<br>_STS            | -                |                          |          | Ū                 |                             |                   |                   |                             |             |             | _        |                   | T                           | T                 |                   |            |
| R41984<br>(0xA400)                                                         | ISRC1_CONTROL1                   |                           |                  | RC1_FSL [4<br>RC1_FSH [4 |          |                   | 0                           | 0                 | 0                 | 0                           | 0           | 0           | 0        | 0                 | 0                           | 0                 | 0                 | 0x0000000  |
| R41988                                                                     | ISRC1_CONTROL2                   | 0                         | 0                | 0                        | 0        | 0                 | 0                           | 0                 | 0                 | 0                           | 0           | 0           | 0        | 0                 | 0                           | 0                 | 0                 | 0x00000000 |
| (0xA404)                                                                   |                                  | 0                         | 0                | 0                        | 0        | ISRC1_<br>INT4_EN | ISRC1_<br>INT3_EN           | ISRC1_<br>INT2_EN | ISRC1_<br>INT1_EN | 0                           | 0           | 0           | 0        | ISRC1_<br>DEC4_EN | ISRC1_<br>DEC3_EN           | ISRC1_<br>DEC2_EN | ISRC1_<br>DEC1_EN |            |
| R42256<br>(0xA510)                                                         | ISRC2_CONTROL1                   |                           |                  | RC2_FSL [4<br>RC2_FSH [4 |          |                   | 0                           | 0                 | 0                 | 0                           | 0           | 0           | 0        | 0                 | 0                           | 0                 | 0                 | 0x00000000 |
| R42260                                                                     | ISRC2_CONTROL2                   | 0                         | 0                | 0                        | 0        | 0                 | 0                           | 0                 | 0                 | 0                           | 0           | 0           | 0        | 0                 | 0                           | 0                 | 0                 | 0x00000000 |
| (0xA514)                                                                   |                                  | 0                         | 0                | 0                        | 0        | 0                 | 0                           | ISRC2<br>INT2 EN  | ISRC2_<br>INT1_EN | 0                           | 0           | 0           | 0        | 0                 | 0                           | ISRC2<br>DEC2 EN  | ISRC2_<br>DEC1_EN |            |
| R42528                                                                     | ISRC3_CONTROL1                   |                           |                  | RC3_FSL [4               |          |                   | 0                           | 0                 | 0                 | 0                           | 0           | 0           | 0        | 0                 | 0                           | 0                 | 0                 | 0x0000000  |
| (0xA620)<br>R42532                                                         | ISRC3 CONTROL2                   | 0                         | ISI<br>0         | RC3_FSH [4<br>0          | :0]<br>0 | 0                 | 0                           | 0                 | 0                 | 0                           | 0           | 0           | 0        | 0                 | 0                           | 0                 | 0                 | 0x00000000 |
| (0xA624)                                                                   |                                  | 0                         | 0                | 0                        | 0        | 0                 | 0                           | ISRC3<br>INT2 EN  | ISRC3<br>INT1 EN  | 0                           | 0           | 0           | 0        | 0                 | 0                           | ISRC3             | ISRC3<br>DEC1 EN  |            |
| R43008<br>(0xA800)                                                         | FX_SAMPLE_RATE                   | 0                         | 0                | 0                        | 0        | 0                 | 0                           | 0                 | 0                 | 0                           | 0           | 0           | 0        | 0                 | 0                           | 0                 | 0                 | 0x0000000  |
| R43012                                                                     | FX_STATUS                        | 0                         | F<br>0           | X_RATE [4:<br>0          | 0]<br>0  | 0                 | 0                           | 0                 | 0                 | 0                           | 0           | 0           | 0        | 0                 | 0                           | 0                 | 0                 | 0x00000000 |
| (0xA804)                                                                   |                                  | 0                         | 0                | 0                        | 0        | 0                 | 0                           |                   | 0                 | 0                           |             | S [11:0]    | 0        |                   |                             |                   |                   | 0.0000000  |
| R43016<br>(0xA808)                                                         | EQ_CONTROL1                      | 0                         | 0                | 0                        | 0        | 0                 | 0                           | 0                 | 0                 | 0                           | 0           | 0           | 0        | 0<br>EQ4 EN       | 0<br>EQ3 EN                 | 0<br>EQ2 EN       | 0<br>EQ1 EN       | 0x0000000  |
| R43020<br>(0xA80C)                                                         | EQ_CONTROL2                      | 0                         | 0                | 0                        | 0        | 0                 | 0                           | 0                 | 0                 | 0                           | 0           | 0           | 0        | 0                 | 0                           | 0                 | 0                 | 0x00000000 |
| . ,                                                                        |                                  | 0                         | 0                | 0                        | 0        | 0                 | 0                           | 0                 | 0                 | 0                           | 0           | 0           | 0        | EQ4_B1_<br>MODE   | EQ3_B1_<br>MODE             | EQ2_B1_<br>MODE   | EQ1_B1_<br>MODE   |            |
| R43024<br>(0xA810)                                                         | EQ1_GAIN1                        | 0                         | 0                | 0                        |          |                   | 1_B4_GAIN<br>1 B2 GAIN      |                   |                   | 0                           | 0           | 0           |          |                   | 1_B3_GAIN<br>1 B1 GAIN      |                   |                   | 0x0C0C0C0C |
| R43028                                                                     | EQ1_GAIN2                        | 0                         | 0                | 0                        | 0        | 0                 | 0                           | 0                 | 0                 | 0                           | 0           | 0           | 0        | 0                 | 0                           | 0                 | 0                 | 0x000000C  |
| (0xA814)<br>R43032                                                         | EQ1 BAND1 COEFF1                 | 0                         | 0                | 0                        | 0        | 0                 | 0                           | 0                 | 0<br>EQ1 B1       | 0<br>B [15:0]               | 0           | 0           |          | EQ                | 1_B5_GAIN                   | [4:0]             |                   | 0x03FE0FC8 |
| (0xA818)                                                                   |                                  |                           |                  |                          | _        |                   |                             |                   | EQ1_B1            | _A [15:0]                   |             |             |          |                   |                             |                   |                   |            |
| R43036<br>(0xA81C)                                                         | EQ1_BAND1_COEFF2                 | 0                         | 0                | 0                        | 0        | 0                 | 0                           | 0                 |                   | 0<br>_C [15:0]              | 0           | 0           | 0        | 0                 | 0                           | 0                 | 0                 | 0x00000B75 |
| R43040<br>(0xA820)                                                         | EQ1_BAND1_PG                     | 0                         | 0                | 0                        | 0        | 0                 | 0                           | 0                 | 0<br>EQ1 B1       | 0<br>PG [15:0]              | 0           | 0           | 0        | 0                 | 0                           | 0                 | 0                 | 0x00000E0  |
| R43044<br>(0xA824)                                                         | EQ1_BAND2_COEFF1                 |                           |                  |                          |          |                   |                             |                   |                   | _B [15:0]                   |             |             |          |                   |                             |                   |                   | 0xF1361EC4 |
| R43048                                                                     | EQ1_BAND2_COEFF2                 | 0                         | 0                | 0                        | 0        | 0                 | 0                           | 0                 | EQ1_B2            | _A [15:0]<br>0              | 0           | 0           | 0        | 0                 | 0                           | 0                 | 0                 | 0x00000409 |
| (0xA828)<br>R43052                                                         | EQ1_BAND2_PG                     | 0                         | 0                | 0                        | 0        | 0                 | 0                           | 0                 | EQ1_B2<br>0       | _C [15:0]                   | 0           | 0           | 0        | 0                 | 0                           | 0                 | 0                 | 0x000004CC |
| (0xA82C)                                                                   |                                  | •                         | ů                | ů                        | Ū        | v                 | Ū                           | ů                 |                   | PG [15:0]                   | ů           | ů           | ů        | Ū                 | Ū                           | ů                 | v                 | 0,00000400 |
| R43056<br>(0xA830)                                                         | EQ1_BAND3_COEFF1                 |                           |                  |                          |          |                   |                             |                   | _                 | _B [15:0]<br>A [15:0]       |             |             |          |                   |                             |                   |                   | 0xF3371C9B |
| R43060<br>(0xA834)                                                         | EQ1_BAND3_COEFF2                 | 0                         | 0                | 0                        | 0        | 0                 | 0                           | 0                 | 0                 | (15:0]<br>C [15:0]          | 0           | 0           | 0        | 0                 | 0                           | 0                 | 0                 | 0x0000040B |
| R43064                                                                     | EQ1_BAND3_PG                     | 0                         | 0                | 0                        | 0        | 0                 | 0                           | 0                 | 0                 | 0                           | 0           | 0           | 0        | 0                 | 0                           | 0                 | 0                 | 0x00000CBB |
| (0xA838)<br>R43068                                                         | EQ1 BAND4 COEFF1                 |                           |                  |                          |          |                   |                             |                   |                   | PG [15:0]<br>_B [15:0]      |             |             |          |                   |                             |                   |                   | 0xF7D916F8 |
| (0xA83C)                                                                   |                                  |                           |                  |                          |          |                   |                             |                   | EQ1_B4            | _A [15:0]                   |             |             |          |                   |                             |                   |                   |            |
|                                                                            | EQ1_BAND4_COEFF2                 | 0                         | 0                | 0                        | 0        | 0                 | 0                           | 0                 | 0<br>EQ1_B4       | 0<br>_C [15:0]              | 0           | 0           | 0        | 0                 | 0                           | 0                 | 0                 | 0x0000040A |
| R43072<br>(0xA840)                                                         |                                  | 0                         | 0                | 0                        | 0        | 0                 | 0                           | 0                 | 0<br>EQ1 B4       | 0<br>PG [15:0]              | 0           | 0           | 0        | 0                 | 0                           | 0                 | 0                 | 0x00001F14 |
|                                                                            | EQ1_BAND4_PG                     | 0                         |                  |                          |          |                   |                             |                   |                   | _B [15:0]                   |             |             |          |                   |                             |                   |                   | 0x0563058C |
| (0xA840)<br>R43076                                                         | EQ1_BAND4_PG<br>EQ1_BAND5_COEFF1 | 0                         |                  |                          |          |                   |                             |                   |                   |                             |             |             |          |                   |                             |                   |                   | 0X05050505 |
| (0xA840)<br>R43076<br>(0xA844)<br>R43080<br>(0xA848)<br>R43088             |                                  | 0                         | 0                | 0                        | 0        | 0                 | 0                           | 0                 | EQ1_B5<br>0       | _A [15:0]<br>0              | 0           | 0           | 0        | 0                 | 0                           | 0                 | 0                 | 0x00004000 |
| (0xA840)<br>R43076<br>(0xA844)<br>R43080<br>(0xA848)<br>R43088<br>(0xA850) | EQ1_BAND5_COEFF1<br>EQ1_BAND5_PG | 0                         |                  |                          | 0        |                   |                             |                   | EQ1_B5<br>0       | _A [15:0]                   |             |             | 0        |                   |                             |                   | 0                 | 0x00004000 |
| (0xA840)<br>R43076<br>(0xA844)<br>R43080<br>(0xA848)<br>R43088             | EQ1_BAND5_COEFF1                 |                           | 0<br>0<br>0<br>0 | 0<br>0<br>0              | 0        | EQ2               | 0<br>2_B4_GAIN<br>2_B2_GAIN | [4:0]             | EQ1_B5<br>0       | _A [15:0]<br>0<br>PG [15:0] | 0<br>0<br>0 | 0<br>0<br>0 | 0        | EQ2               | 0<br>2_B3_GAIN<br>2_B1_GAIN | [4:0]             | 0                 |            |



| R43100<br>(0xA85C)         EQ2_BAND1_COEFF1<br>(0xA860)           R43104<br>(0xA864)         EQ2_BAND1_COEFF2<br>(0xA864)           R43112<br>(0xA864)         EQ2_BAND2_COEFF1<br>(0xA866)           R43112<br>(0xA866)         EQ2_BAND2_COEFF2<br>(0xA870)           R43120<br>(0xA870)         EQ2_BAND2_COEFF2<br>(0xA870)           R43124<br>(0xA870)         EQ2_BAND3_COEFF1<br>(0xA870)           R43128<br>(0xA870)         EQ2_BAND3_COEFF2<br>(0xA878)           R43132<br>(0xA870)         EQ2_BAND4_COEFF1<br>(0xA880)           R43136<br>(0xA870)         EQ2_BAND4_COEFF1<br>(0xA880)           R43140<br>(0xA880)         EQ2_BAND5_COEFF1<br>(0xA884)           R43144<br>(0xA886)         EQ2_BAND5_COEFF1<br>(0xA884)           R43144<br>(0xA880)         EQ2_BAND5_COEFF1<br>(0xA884)           R43144<br>(0xA880)         EQ3_GAIN1<br>(0xA880)           R43164<br>(0xA880)         EQ3_GAIN1<br>(0xA880)           R43172<br>(0xA844)         EQ3_BAND1_COEFF2<br>(0xA8A4)           R43176<br>(0xA8A8)         EQ3_BAND2_COEFF1<br>(0xA8A8)           R43188<br>(0xA884)         EQ3_BAND2_COEFF1<br>(0xA886)           R43188<br>(0xA848)         EQ3_BAND3_COEFF1<br>(0xA860)           R43188<br>(0xA884)         EQ3_BAND3_COEFF1<br>(0xA886)           R43188<br>(0xA884)         EQ3_BAND3_COEFF1<br>(0xA880)           R43188<br>(0xA884)         EQ3_BAND3_COEFF1<br>(0xA880)           R43188<br>(0xA880)         EQ3_BAND3 |   |       | 0 | 0 | 0        | 0              | 0          | EQ2_B1<br>EQ2_B1<br>0<br>EQ2_B1<br>0 | _A [15:0]<br>0         | 0 | 0 | 0 | 0        | 0              |            |   | 0x03FE0FC8 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------|---|---|----------|----------------|------------|--------------------------------------|------------------------|---|---|---|----------|----------------|------------|---|------------|
| R43104         EQ2_BAND1_COEFF2           (0xA860)         EQ2_BAND1_PG           R43108         EQ2_BAND2_COEFF1           (0xA864)         EQ2_BAND2_COEFF1           (0xA866)         EQ2_BAND2_COEFF2           (0xA866)         EQ2_BAND2_COEFF2           (0xA860)         EQ2_BAND2_COEFF2           (0xA870)         EQ2_BAND3_COEFF1           (0xA877)         EQ2_BAND3_COEFF2           (0xA878)         EQ2_BAND3_COEFF1           (0xA878)         EQ2_BAND4_COEFF1           (0xA878)         EQ2_BAND4_COEFF1           (0xA880)         EQ2_BAND4_COEFF1           (0xA880)         EQ2_BAND4_COEFF1           (0xA884)         EQ2_BAND4_COEFF1           (0xA888)         EQ2_BAND4_COEFF1           (0xA888)         EQ2_BAND5_COEFF1           (0xA888)         EQ3_GAIN1           (0xA886)         EQ3_GAIN1           (0xA886)         EQ3_BAND1_COEFF1           (0xA840)         EQ3_BAND1_COEFF1           (0xA840)         EQ3_BAND1_COEFF1           (0xA840)         EQ3_BAND1_COEFF1           (0xA840)         EQ3_BAND1_COEFF1           (0xA840)         EQ3_BAND1_COEFF1           (0xA8480)         EQ3_BAND2_COEFF1                                                                                                                                                                                                                                                                                                         | 0 | 0     | 0 | 0 | 0        |                |            | 0<br>EQ2_B1                          | 0                      | 0 | 0 | 0 | 0        | 0              |            |   | 1          |
| (0xA864)         -           R43112         EQ2_BAND2_COEFF1           (0xA868)         EQ2_BAND2_COEFF2           (0xA860)         EQ2_BAND2_PG           (0xA870)         EQ2_BAND3_COEFF1           (0xA870)         R43124         EQ2_BAND3_COEFF1           (0xA870)         EQ2_BAND3_COEFF2           (0xA877)         R43128         EQ2_BAND3_COEFF2           (0xA876)         EQ2_BAND3_COEFF1           (0xA877)         EQ2_BAND4_COEFF1           (0xA870)         EQ2_BAND4_COEFF1           (0xA880)         EQ2_BAND4_COEFF2           (0xA880)         EQ2_BAND4_COEFF2           (0xA880)         EQ2_BAND5_COEFF1           (0xA880)         EQ3_BAND5_COEFF1           (0xA880)         EQ3_GAIN1           (0xA890)         EQ3_GAIN1           (0xA890)         EQ3_BAND1_COEFF2           (0xA890)         EQ3_BAND1_COEFF1           (0xA840)         EQ3_BAND1_COEFF1           (0xA840)         EQ3_BAND2_COEFF1           (0xA840)         EQ3_BAND2_COEFF1           (0xA840)         EQ3_BAND2_COEFF1           (0xA840)         EQ3_BAND3_COEFF1           (0xA848)         EQ3_BAND3_COEFF1           (0xA888)         EQ3_BAND3                                                                                                                                                                                                                                                                                                | 0 | 0     | 0 | 0 | •        | 0              | 0          |                                      |                        |   |   |   | 1        | 0              | 0          | 0 | 0x00000B75 |
| (0xA868)         EQ2_BAND2_COEFF2           (0xA86C)         EQ2_BAND2_PG           (0xA870)         EQ2_BAND3_COEFF1           (0xA870)         EQ2_BAND3_COEFF1           (0xA870)         EQ2_BAND3_COEFF1           (0xA870)         EQ2_BAND3_COEFF2           (0xA870)         EQ2_BAND3_COEFF2           (0xA870)         EQ2_BAND3_COEFF2           (0xA870)         EQ2_BAND3_COEFF1           (0xA870)         EQ2_BAND4_COEFF1           (0xA880)         EQ2_BAND4_COEFF1           (0xA880)         EQ2_BAND5_COEFF1           (0xA880)         EQ2_BAND5_COEFF1           (0xA880)         EQ2_BAND5_PG           (0xA880)         EQ3_GAIN1           (0xA880)         EQ3_GAIN2           (0xA890)         EQ3_BAND1_COEFF1           (0xA890)         EQ3_BAND1_COEFF1           (0xA840)         EQ3_BAND1_COEFF1           (0xA840)         EQ3_BAND2_COEFF1           (0xA840)         EQ3_BAND2_COEFF1           (0xA842)         EQ3_BAND2_COEFF1           (0xA842)         EQ3_BAND3_COEFF1           (0xA842)         EQ3_BAND3_COEFF1           (0xA848)         EQ3_BAND3_COEFF1           (0xA848)         EQ3_BAND3_COEFF1                                                                                                                                                                                                                                                                                                          | 0 | 0     |   |   | 0        |                |            | EQ2_B1                               | 0                      | 0 | 0 | 0 | 0        | 0              | 0          | 0 | 0x000000E0 |
| R43116         EQ2_BAND2_COEFF2           R43116         EQ2_BAND2_PG           (0xA870)         EQ2_BAND3_COEFF1           (0xA870)         EQ2_BAND3_COEFF1           (0xA874)         EQ2_BAND3_COEFF2           (0xA874)         EQ2_BAND3_COEFF2           (0xA876)         EQ2_BAND3_COEFF2           (0xA877)         EQ2_BAND3_COEFF1           (0xA876)         EQ2_BAND3_COEFF2           (0xA877)         EQ2_BAND4_COEFF1           (0xA884)         EQ2_BAND4_COEFF2           (0xA884)         EQ2_BAND5_COEFF1           (0xA884)         EQ2_BAND5_COEFF1           (0xA884)         EQ2_BAND5_COEFF1           (0xA884)         EQ3_GAIN1           (0xA884)         EQ3_GAIN1           (0xA884)         EQ3_BAND1_COEFF1           (0xA840)         EQ3_BAND1_COEFF1           (0xA840)         EQ3_BAND1_COEFF1           (0xA840)         EQ3_BAND2_COEFF1           (0xA840)         EQ3_BAND2_COEFF1           (0xA840)         EQ3_BAND3_COEFF1           (0xA848)         EQ3_BAND3_COEFF1           (0xA848)         EQ3_BAND3_COEFF1           (0xA848)         EQ3_BAND3_COEFF1           (0xA848)         EQ3_BAND3_COEFF1                                                                                                                                                                                                                                                                                                          | 0 | 0     |   |   | 0        |                |            | EQ2_B2                               |                        |   |   |   |          |                |            |   | 0xF1361EC4 |
| R43120<br>(0xA870)         EQ2_BAND2_PG<br>(0xA870)           R43124<br>(0xA874)         EQ2_BAND3_COEFF1<br>(0xA874)           R43128<br>(0xA87C)         EQ2_BAND3_COEFF2<br>(0xA87C)           R43132<br>(0xA87C)         EQ2_BAND3_PG<br>(0xA87C)           R43136<br>(0xA87C)         EQ2_BAND4_COEFF1<br>(0xA880)           R43140<br>(0xA888)         EQ2_BAND4_COEFF2<br>(0xA884)           R43144<br>(0xA888)         EQ2_BAND5_COEFF1<br>(0xA886)           R43145<br>(0xA882)         EQ2_BAND5_COEFF1<br>(0xA882)           R43166<br>(0xA889)         EQ3_GAIN1<br>(0xA89C)           R43168<br>(0xA840)         EQ3_GAIN2<br>(0xA840)           R43164<br>(0xA8A8)         EQ3_BAND1_COEFF1<br>(0xA8A4)           R43172<br>(0xA8A6)         EQ3_BAND1_COEFF1<br>(0xA8A8)           R43186<br>(0xA8A8)         EQ3_BAND2_COEFF1<br>(0xA8A8)           R43186<br>(0xA8A8)         EQ3_BAND2_COEFF1<br>(0xA8B8)           R43186<br>(0xA8B4)         EQ3_BAND2_COEFF1<br>(0xA8B5)           R43186<br>(0xA8B4)         EQ3_BAND3_COEFF1<br>(0xA8B5)           R43196<br>(0xA8C4)         EQ3_BAND3_COEFF1<br>(0xA8C4)           R43200<br>(0xA8C4)         EQ3_BAND4_COEFF1<br>(0xA8C4)           R43204<br>(0xA8C8)         EQ3_BAND4_COEFF1<br>(0xA8C4)           R43212<br>(0xA8C4)         EQ3_BAND5_COEFF1<br>(0xA8B6)           R43212<br>(0xA8C4)         EQ3_BAND5_COEFF1<br>(0xA8C4)           R43212<br>(0xA8D8)         EQ3_BAND5_COEFF1  | 0 | 1<br> | 0 |   | -        | 0              | 0          | EQ2_B2                               | 0                      | 0 | 0 | 0 | 0        | 0              | 0          | 0 | 0x00000409 |
| R43124         EQ2_BAND3_COEFF1           R43128         EQ2_BAND3_COEFF2           (0xA874)         EQ2_BAND3_COEFF2           (0xA878)         EQ2_BAND3_COEFF2           (0xA876)         EQ2_BAND3_COEFF1           (0xA876)         EQ2_BAND4_COEFF1           (0xA880)         EQ2_BAND4_COEFF1           (0xA880)         EQ2_BAND4_COEFF2           (0xA880)         EQ2_BAND4_COEFF2           (0xA880)         EQ2_BAND5_COEFF1           (0xA880)         EQ2_BAND5_PG           (0xA880)         EQ3_GAIN1           (0xA890)         EQ3_GAIN2           R43160         EQ3_GAIN2           (0xA890)         EQ3_BAND1_COEFF1           (0xA890)         EQ3_BAND1_COEFF2           (0xA840)         EQ3_BAND1_COEFF2           (0xA844)         EQ3_BAND2_COEFF1           (0xA848)         EQ3_BAND2_COEFF1           (0xA844)         EQ3_BAND2_COEFF1           (0xA845)         EQ3_BAND3_COEFF1           (0xA886)         EQ3_BAND3_COEFF1           (0xA886)         EQ3_BAND3_COEFF1           (0xA886)         EQ3_BAND3_COEFF1           (0xA886)         EQ3_BAND3_COEFF1           (0xA886)         EQ3_BAND4_COEFF1                                                                                                                                                                                                                                                                                                                   |   | -     |   | 0 | 0        | 0              | 0          | EQ2_B2                               | 0                      | 0 | 0 | 0 | 0        | 0              | 0          | 0 | 0x000004CC |
| R43128         EQ2_BAND3_COEFF2           (0xA878)         EQ2_BAND3_PG           R43132         EQ2_BAND4_COEFF1           (0xA87C)         EQ2_BAND4_COEFF1           (0xA880)         EQ2_BAND4_COEFF1           (0xA880)         EQ2_BAND4_COEFF2           (0xA880)         EQ2_BAND4_COEFF1           (0xA880)         EQ2_BAND4_COEFF2           (0xA880)         EQ2_BAND4_COEFF1           (0xA888)         EQ2_BAND5_COEFF1           (0xA884)         EQ2_BAND5_PG           (0xA884)         EQ3_GAIN1           (0xA890)         EQ3_GAIN1           (0xA884)         EQ3_BAND1_COEFF1           (0xA840)         EQ3_BAND1_COEFF1           (0xA8A0)         EQ3_BAND1_COEFF2           (0xA8A0)         EQ3_BAND2_COEFF1           (0xA8A8)         EQ3_BAND2_COEFF1           (0xA8A8)         EQ3_BAND2_COEFF1           (0xA8A8)         EQ3_BAND3_COEFF2           (0xA8BC)         EQ3_BAND3_COEFF1           (0xA8BC)         EQ3_BAND3_COEFF1           (0xA8BC)         EQ3_BAND3_COEFF1           (0xA8C4)         EQ3_BAND4_COEFF1           (0xA8C3)         EQ3_BAND4_COEFF1           (0xA8C4)         EQ3_BAND5_COEFF1                                                                                                                                                                                                                                                                                                              |   |       |   |   |          |                |            | EQ2_B2_<br>EQ2_B3                    |                        |   |   |   |          |                |            |   | 0xF3371C9B |
| R43132<br>(0xA87C)         EQ2_BAND3_PG           R43136<br>(0xA87C)         EQ2_BAND4_COEFF1           R43140<br>(0xA880)         EQ2_BAND4_COEFF2           R43144         EQ2_BAND4_COEFF2           (0xA884)         EQ2_BAND4_COEFF1           R43144         EQ2_BAND4_COEFF1           (0xA888)         EQ2_BAND5_COEFF1           (0xA886)         EQ2_BAND5_COEFF1           (0xA886)         EQ3_GAIN1           (0xA898)         EQ3_GAIN1           (0xA898)         EQ3_GAIN1           (0xA898)         EQ3_GAIN2           (0xA890)         EQ3_GAIN2           (0xA844)         EQ3_BAND1_COEFF1           (0xA844)         EQ3_BAND1_COEFF2           (0xA844)         EQ3_BAND2_COEFF1           (0xA848)         EQ3_BAND2_COEFF2           (0xA848)         EQ3_BAND2_COEFF1           (0xA848)         EQ3_BAND3_COEFF1           (0xA888)         EQ3_BAND3_COEFF1           (0xA860)         EQ3_BAND3_COEFF1           (0xA860)         EQ3_BAND4_COEFF1           (0xA862)         EQ3_BAND4_COEFF1           (0xA863)         EQ3_BAND4_COEFF1           (0xA863)         EQ3_BAND5_COEFF1           (0xA863)         EQ3_BAND5_COEFF1                                                                                                                                                                                                                                                                                                 | 0 | 0     | 0 | 0 | 0        | 0              | 0          | EQ2_B3                               | 0                      | 0 | 0 | 0 | 0        | 0              | 0          | 0 | 0x0000040B |
| R43136         EQ2_BAND4_COEFF1           (0xA880)         EQ2_BAND4_COEFF1           R43140         EQ2_BAND4_COEFF2           (0xA884)         EQ2_BAND4_COEFF2           (0xA884)         EQ2_BAND4_COEFF2           R43144         EQ2_BAND4_COEFF1           (0xA886)         EQ2_BAND5_COEFF1           (0xA886)         EQ2_BAND5_PG           R43156         EQ2_BAND5_PG           (0xA890)         EQ3_GAIN1           R43164         EQ3_GAIN2           (0xA890)         EQ3_BAND1_COEFF1           (0xA890)         EQ3_BAND1_COEFF2           (0xA840)         EQ3_BAND1_COEFF1           (0xA844)         EQ3_BAND2_COEFF1           (0xA840)         EQ3_BAND2_COEFF1           (0xA884)         EQ3_BAND3_COEFF1           (0xA888)         EQ3_BAND3_COEFF1           (0xA888)         EQ3_BAND3_COEFF1           (0xA888)         EQ3_BAND3_COEFF1           (0xA888)         EQ3_BAND3_COEFF1           (0xA888)         EQ3_BAND3_COEFF1           (0xA862)         EQ3_BAND4_COEFF1           (0xA862)         EQ3_BAND4_COEFF1           (0xA862)         EQ3_BAND4_COEFF1           (0xA800)         EQ3_BAND5_COEFF1           (                                                                                                                                                                                                                                                                                                        |   | 0     | 0 | 0 | 0        | 0              | 0          | EQ2_B3                               | 0                      | 0 | 0 | 0 | 0        | 0              | 0          | 0 | 0x00000CBB |
| R43140<br>(0xA884)         EQ2_BAND4_COEFF2<br>(0xA884)           R43144<br>(0xA888)         EQ2_BAND4_PG           R43144<br>(0xA888)         EQ2_BAND5_COEFF1<br>(0xA880)           R43165<br>(0xA894)         EQ2_BAND5_PG           R43166<br>(0xA894)         EQ3_GAIN1<br>(0xA898)           R43164<br>(0xA890)         EQ3_GAIN2<br>(0xA890)           R43164<br>(0xA800)         EQ3_BAND1_COEFF1<br>(0xA8A0)           R43176<br>(0xA8A0)         EQ3_BAND1_COEFF2<br>(0xA8A4)           R43176<br>(0xA8A8)         EQ3_BAND2_COEFF1<br>(0xA8A8)           R43184<br>(0xA8A8)         EQ3_BAND2_COEFF2<br>(0xA8B0)           R43184<br>(0xA8B6)         EQ3_BAND2_COEFF1<br>(0xA8B6)           R43196<br>(0xA8B6)         EQ3_BAND3_COEFF2<br>(0xA8B6)           R43196<br>(0xA8C4)         EQ3_BAND3_COEFF2<br>(0xA8C6)           R43196<br>(0xA8C4)         EQ3_BAND4_COEFF1<br>(0xA8C4)           R43204<br>(0xA8C4)         EQ3_BAND4_COEFF2<br>(0xA8C8)           R43212<br>(0xA8C6)         EQ3_BAND4_COEFF2<br>(0xA8C6)           R43216<br>(0xA8D0)         EQ3_BAND5_COEFF1<br>(0xA8D8)           R43216<br>(0xA8D8)         EQ3_BAND5_COEFF1<br>(0xA8D8)                                                                                                                                                                                                                                                                                      |   |       |   |   |          |                |            | EQ2_B3_<br>EQ2_B4                    | _B [15:0]              |   |   |   |          |                |            |   | 0xF7D916F8 |
| R43144         EQ2_BAND4_PG           (0xA888)         EQ2_BAND5_COEFF1           (0xA886)         EQ2_BAND5_COEFF1           (0xA886)         EQ2_BAND5_PG           R43156         EQ2_BAND5_PG           (0xA894)         EQ3_GAIN1           (0xA898)         EQ3_GAIN1           (0xA898)         EQ3_GAIN1           (0xA898)         EQ3_GAIN2           R43164         EQ3_GAIN2           (0xA890)         EQ3_BAND1_COEFF1           (0xA840)         EQ3_BAND1_COEFF2           (0xA8A4)         EQ3_BAND2_COEFF1           (0xA8A8)         EQ3_BAND2_COEFF2           (0xA8B4)         EQ3_BAND2_COEFF1           (0xA8B4)         EQ3_BAND3_COEFF2           (0xA8B4)         EQ3_BAND3_COEFF1           (0xA8B4)         EQ3_BAND3_COEFF2           (0xA8B4)         EQ3_BAND3_COEFF2           (0xA8B5)         EQ3_BAND4_COEFF1           (0xA8C4)         EQ3_BAND4_COEFF1           (0xA8C4)         EQ3_BAND4_COEFF1           (0xA8C5)         EQ3_BAND5_COEFF1           (0xA8C6)         EQ3_BAND5_COEFF1           (0xA800)         EQ3_BAND5_COEFF1           (0xA800)         EQ3_BAND5_COEFF1           (0xA800)                                                                                                                                                                                                                                                                                                                      | 0 | 0     | 0 | 0 | 0        | 0              | 0          | EQ2_B4                               | _A [15:0]<br>0         | 0 | 0 | 0 | 0        | 0              | 0          | 0 | 0x0000040A |
| R43148         EQ2_BAND5_COEFF1           (0xA88C)         EQ2_BAND5_PG           R43156         EQ2_BAND5_PG           (0xA894)         EQ3_GAIN1           (0xA896)         EQ3_GAIN1           (0xA896)         EQ3_GAIN1           (0xA896)         EQ3_GAIN2           (0xA896)         EQ3_GAIN2           R43164         EQ3_GAIN2           (0xA890)         EQ3_BAND1_COEFF1           (0xA840)         EQ3_BAND1_COEFF2           (0xA844)         EQ3_BAND1_COEFF2           (0xA8A8)         EQ3_BAND2_COEFF1           (0xA8A8)         EQ3_BAND2_COEFF1           (0xA8B4)         EQ3_BAND2_COEFF2           (0xA8B4)         EQ3_BAND3_COEFF1           (0xA8B8)         EQ3_BAND3_COEFF1           (0xA8B8)         EQ3_BAND3_COEFF1           (0xA8B6)         EQ3_BAND3_COEFF1           (0xA8B6)         EQ3_BAND4_COEFF1           (0xA8C4)         EQ3_BAND4_COEFF1           (0xA8C4)         EQ3_BAND4_COEFF1           (0xA8C3)         EQ3_BAND5_COEFF1           (0xA8C4)         EQ3_BAND5_COEFF1           (0xA8D0)         EQ3_BAND5_COEFF1           (0xA8D8)         EQ3_BAND5_COEFF1           (0xA8D8) <td< td=""><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td>EQ2_B4</td><td>_C [15:0]<br/>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0x00001F14</td></td<>                                                                                                 | 0 | 0     | 0 | 0 | 0        | 0              | 0          | EQ2_B4                               | _C [15:0]<br>0         | 0 | 0 | 0 | 0        | 0              | 0          | 0 | 0x00001F14 |
| (0xA88C)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |       |   |   |          |                |            | EQ2_B4_<br>EQ2_B5                    |                        |   |   |   |          |                |            |   | 0x0563058C |
| (0xA894)         -         -           R43160         EQ3_GAIN1           (0xA898)         EQ3_GAIN2           R43164         EQ3_GAIN2           (0xA89C)         EQ3_BAND1_COEFF1           (0xA89C)         EQ3_BAND1_COEFF1           (0xA840)         EQ3_BAND1_COEFF1           (0xA8A4)         EQ3_BAND1_COEFF2           (0xA8A4)         EQ3_BAND1_COEFF2           (0xA8A8)         EQ3_BAND2_COEFF1           (0xA8A6)         EQ3_BAND2_COEFF1           (0xA8A6)         EQ3_BAND2_COEFF2           (0xA8B4)         EQ3_BAND2_COEFF2           (0xA8B4)         EQ3_BAND3_COEFF1           (0xA8B5)         EQ3_BAND3_COEFF1           (0xA8B6)         EQ3_BAND3_COEFF2           (0xA8B6)         EQ3_BAND3_COEFF2           (0xA8B6)         EQ3_BAND4_COEFF1           (0xA8C4)         EQ3_BAND4_COEFF1           (0xA8C5)         EQ3_BAND4_COEFF1           (0xA8C6)         EQ3_BAND5_COEFF1           (0xA8C8)         EQ3_BAND5_COEFF1           (0xA8D0)         EQ3_BAND5_COEFF1           (0xA8D8)         EQ3_BAND5_COEFF1           (0xA8D8)         EQ3_BAND5_COEFF1                                                                                                                                                                                                                                                                                                                                                              | 0 | 0     | 0 | 0 | 0        | 0              | 0          | EQ2_B5                               |                        | 0 | 0 | 0 | 0        | 0              | 0          | 0 | 0x00004000 |
| (0xA898)         -           R43164         EQ3_GAIN2           (0xA89C)         EQ3_BAND1_COEFF1           (0xA8A0)         EQ3_BAND1_COEFF1           (0xA8A0)         EQ3_BAND1_COEFF2           (0xA8A4)         EQ3_BAND1_COEFF2           (0xA8A4)         EQ3_BAND1_COEFF2           (0xA8A8)         EQ3_BAND2_COEFF1           (0xA8A6)         EQ3_BAND2_COEFF1           (0xA8A6)         EQ3_BAND2_COEFF2           (0xA8B4)         EQ3_BAND3_COEFF1           (0xA8B4)         EQ3_BAND3_COEFF1           (0xA8B4)         EQ3_BAND3_COEFF2           (0xA8B4)         EQ3_BAND3_COEFF2           (0xA8C0)         EQ3_BAND4_COEFF1           (0xA8C4)         EQ3_BAND4_COEFF1           (0xA8C4)         EQ3_BAND4_COEFF2           (0xA8C5)         EQ3_BAND4_COEFF2           (0xA8C6)         EQ3_BAND5_COEFF1           (0xA8C6)         EQ3_BAND5_COEFF1           (0xA8D0)         EQ3_BAND5_COEFF1           (0xA8D8)         EQ3_BAND5_COEFF1           (0xA8D8)         EQ3_BAND5_COEFF1                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0 | 0     | 0 |   |          | 3 B4 GAIN      |            | EQ2_B5_                              | PG [15:0]              | 0 | 0 |   |          | 3 B3 GAIN      |            | v | 0x00004000 |
| (0xA89C)         -           R43168         EQ3_BAND1_COEFF1           (0xA8A0)         EQ3_BAND1_COEFF2           (0xA8A4)         EQ3_BAND1_COEFF2           (0xA8A4)         EQ3_BAND1_PG           R43172         EQ3_BAND2_COEFF1           (0xA8A8)         EQ3_BAND2_COEFF1           (0xA8A2)         EQ3_BAND2_COEFF2           (0xA8B4)         EQ3_BAND2_COEFF2           (0xA8B4)         EQ3_BAND3_COEFF1           (0xA8B4)         EQ3_BAND3_COEFF1           (0xA8B8)         EQ3_BAND3_COEFF2           (0xA8B8)         EQ3_BAND3_COEFF2           (0xA8B8)         EQ3_BAND4_COEFF1           (0xA8C4)         EQ3_BAND4_COEFF1           (0xA8C4)         EQ3_BAND4_COEFF1           (0xA8C5)         EQ3_BAND5_COEFF1           (0xA8C6)         EQ3_BAND5_COEFF1           (0xA8C6)         EQ3_BAND5_COEFF1           (0xA8D0)         R43228           R43212         EQ3_BAND5_COEFF1           (0xA8D6)         EQ3_BAND5_COEFF1           (0xA8D8)         EQ3_BAND5_COEFF1                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0 | 0     | 0 |   |          | 3_B4_GAIN      |            |                                      | 0                      | 0 | 0 |   |          | 3_B3_GAIN      |            |   |            |
| R43168<br>(0xA8A0)         EQ3_BAND1_COEFF1<br>(0xA8A0)           R43172<br>(0xA8A4)         EQ3_BAND1_COEFF2<br>(0xA8A4)           R43176<br>(0xA8A4)         EQ3_BAND1_COEFF2<br>(0xA8A4)           R43180<br>(0xA8A8)         EQ3_BAND2_COEFF1<br>(0xA8AC)           R43184<br>(0xA8B0)         EQ3_BAND2_COEFF2<br>(0xA8B4)           R43188<br>(0xA8B4)         EQ3_BAND2_COEFF2<br>(0xA8B4)           R43188<br>(0xA8B8)         EQ3_BAND3_COEFF1<br>(0xA8B8)           R43192<br>(0xA8B2)         EQ3_BAND3_COEFF2<br>(0xA8C0)           R43200<br>(0xA8C0)         EQ3_BAND3_COEFF1<br>(0xA8C8)           R43204<br>(0xA8C8)         EQ3_BAND4_COEFF2<br>(0xA8C8)           R43212<br>(0xA8C0)         EQ3_BAND4_COEFF1<br>(0xA8D0)           R43216<br>(0xA8D0)         EQ3_BAND5_COEFF1<br>(0xA8D8)           R43228<br>(0xA8D8)         EQ3_BAND5_PG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0 | 0     | 0 | 0 | 0        | 0              | 0          | 0                                    | 0                      | 0 | 0 | 0 | 0<br>FQ: | 0<br>3 B5 GAIN | 0<br>[4·0] | 0 | 0x000000C  |
| (0xA8A4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   | Ű     |   | Ů |          |                |            | EQ3_B1<br>EQ3_B1                     | B [15:0]               | Ū | Ū |   | 20       | 5_50_6/        | []         |   | 0x03FE0FC8 |
| (0xA8A8)         -         -           R43180         EQ3_BAND2_COEFF1           (0xA8AC)         EQ3_BAND2_COEFF2           (0xA8B0)         EQ3_BAND2_COEFF2           (0xA8B0)         EQ3_BAND2_PG           R43182         EQ3_BAND3_COEFF1           (0xA8B4)         EQ3_BAND3_COEFF1           (0xA8B4)         EQ3_BAND3_COEFF2           (0xA8B6)         EQ3_BAND3_COEFF2           (0xA8C0)         EQ3_BAND3_COEFF1           (0xA8C0)         EQ3_BAND4_COEFF1           (0xA8C4)         EQ3_BAND4_COEFF2           (0xA8C5)         EQ3_BAND4_COEFF2           (0xA8C6)         EQ3_BAND4_COEFF2           (0xA8C6)         EQ3_BAND5_COEFF1           (0xA8C6)         EQ3_BAND5_COEFF1           (0xA8D0)         EQ3_BAND5_COEFF1           (0xA8D8)         EQ3_BAND5_COEFF1           (0xA8D8)         EQ3_BAND5_COEFF1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0 | 0     | 0 | 0 | 0        | 0              | 0          | 0<br>EQ3 B1                          | 0                      | 0 | 0 | 0 | 0        | 0              | 0          | 0 | 0x00000B75 |
| (0xA8AC)         E           R43184         EQ3_BAND2_COEFF2           (0xA8B0)         EQ3_BAND2_PG           (0xA8B4)         EQ3_BAND3_COEFF1           (0xA8B4)         EQ3_BAND3_COEFF1           (0xA8B8)         EQ3_BAND3_COEFF1           (0xA8B8)         EQ3_BAND3_COEFF2           (0xA8B8)         EQ3_BAND3_COEFF2           (0xA8B0)         EQ3_BAND3_COEFF2           (0xA8C0)         EQ3_BAND3_COEFF1           (0xA8C0)         EQ3_BAND4_COEFF1           (0xA8C4)         EQ3_BAND4_COEFF2           (0xA8C8)         EQ3_BAND4_COEFF2           (0xA8C6)         EQ3_BAND5_COEFF1           (0xA8D0)         EQ3_BAND5_COEFF1           (0xA8D8)         EQ3_BAND5_PG           R43228         EQ4_GAIN1           (0xA8DC)         EQ4_GAIN1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0 | 0     | 0 | 0 | 0        | 0              | 0          | 0<br>EQ3 B1                          | 0                      | 0 | 0 | 0 | 0        | 0              | 0          | 0 | 0x00000E0  |
| R43184<br>(0xA8B0)         EQ3_BAND2_COEFF2<br>(0xA8B0)           R43188<br>(0xA8B4)         EQ3_BAND2_PG           R43192<br>(0xA8B4)         EQ3_BAND3_COEFF1<br>(0xA8B6)           R43196<br>(0xA8B6)         EQ3_BAND3_COEFF2<br>(0xA8BC)           R43200<br>(0xA8C0)         EQ3_BAND3_COEFF2<br>(0xA8C0)           R43204<br>(0xA8C4)         EQ3_BAND4_COEFF1<br>(0xA8C4)           R43208<br>(0xA8C8)         EQ3_BAND4_COEFF2<br>(0xA8C8)           R43212<br>(0xA8C6)         EQ3_BAND4_COEFF1<br>(0xA8D0)           R43216<br>(0xA8D6)         EQ3_BAND5_COEFF1<br>(0xA8D8)           R43228<br>(0xA8D8)         EQ3_BAND5_PG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |       |   |   |          |                |            | EQ3_B2<br>EQ3_B2                     | _B [15:0]              |   |   |   |          |                |            |   | 0xF1361EC4 |
| R43188         EQ3_BAND2_PG           (0xA8B4)         EQ3_BAND3_COEFF1           (0xA8B4)         EQ3_BAND3_COEFF1           (0xA8B8)         EQ3_BAND3_COEFF1           (0xA8B8)         EQ3_BAND3_COEFF2           (0xA8BC)         EQ3_BAND3_COEFF2           (0xA8C0)         EQ3_BAND3_PG           (0xA8C0)         EQ3_BAND4_COEFF1           (0xA8C4)         EQ3_BAND4_COEFF1           (0xA8C4)         EQ3_BAND4_COEFF2           (0xA8C8)         EQ3_BAND4_COEFF2           (0xA8C8)         EQ3_BAND4_COEFF2           (0xA8C6)         EQ3_BAND5_COEFF1           (0xA8D0)         EQ3_BAND5_PG           R43228         EQ4_GAIN1           (0xA8DC)         EQ4_GAIN1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0 | 0     | 0 | 0 | 0        | 0              | 0          | 0<br>EQ3 B2                          | 0                      | 0 | 0 | 0 | 0        | 0              | 0          | 0 | 0x00000409 |
| R43192         EQ3_BAND3_COEFF1           (0xA8B8)         COEFF1           R43196         EQ3_BAND3_COEFF2           (0xA8B8)         COEFF2           (0xA8B2)         EQ3_BAND3_COEFF2           (0xA8C0)         EQ3_BAND3_PG           (0xA8C0)         EQ3_BAND4_COEFF1           (0xA8C4)         EQ3_BAND4_COEFF2           (0xA8C4)         EQ3_BAND4_COEFF2           (0xA8C6)         EQ3_BAND4_COEFF2           (0xA8C6)         EQ3_BAND4_COEFF2           (0xA8C6)         EQ3_BAND5_COEFF1           (0xA8D0)         EQ3_BAND5_PG           R43228         EQ4_GAIN1           (0xA8DC)         EQ4_GAIN1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0 | 0     | 0 | 0 | 0        | 0              | 0          | 0<br>EQ3 B2                          | 0                      | 0 | 0 | 0 | 0        | 0              | 0          | 0 | 0x000004CC |
| R43196<br>(0xA8BC)         EQ3_BAND3_COEFF2<br>(0xA8BC)           R43200<br>(0xA8C0)         EQ3_BAND3_PG           R43204<br>(0xA8C0)         EQ3_BAND4_COEFF1           R43208<br>(0xA8C8)         EQ3_BAND4_COEFF2           R43212<br>(0xA8C6)         EQ3_BAND4_PG           R43216<br>(0xA8CC)         EQ3_BAND5_COEFF1           R43216<br>(0xA8D0)         EQ3_BAND5_PG           R43224<br>(0xA8D8)         EQ3_BAND5_PG           R43228<br>(0xA8DC)         EQ4_GAIN1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |   |       |   |   |          |                |            | EQ3_B3                               | B [15:0]               |   |   |   |          |                |            |   | 0xF3371C9B |
| (0xA8BC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0 | 0     | 0 | 0 | 0        | 0              | 0          | EQ3_B3                               | _A [15:0]<br>0         | 0 | 0 | 0 | 0        | 0              | 0          | 0 | 0x0000040B |
| (0xA8C0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |       |   |   |          |                |            | EQ3_B3                               | _C [15:0]              |   |   |   |          |                |            |   |            |
| (0xA8C4)         -         -           R43208         EQ3_BAND4_COEFF2           (0xA8C8)         EQ3_BAND4_PG           R43212         EQ3_BAND4_PG           (0xA8CC)         -           R43216         EQ3_BAND5_COEFF1           (0xA8D0)         -           R43224         EQ3_BAND5_PG           (0xA8D8)         -           R43228         EQ4_GAIN1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0 | 0     | 0 | 0 | 0        | 0              | 0          |                                      | 0<br>PG [15:0]         | 0 | 0 | 0 | 0        | 0              | 0          | 0 | 0x00000CBB |
| (0xA8C8)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |       |   |   |          |                |            |                                      | _B [15:0]<br>_A [15:0] |   |   |   |          |                |            |   | 0xF7D916F8 |
| R43212         EQ3_BAND4_PG           (0xA8CC)         R43216           R43216         EQ3_BAND5_COEFF1           (0xA8D0)         R43224           R43224         EQ3_BAND5_PG           (0xA8D8)         R43228           (0xA8DC)         EQ4_GAIN1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0 | 0     | 0 | 0 | 0        | 0              | 0          | 0<br>EQ3_B4                          | 0                      | 0 | 0 | 0 | 0        | 0              | 0          | 0 | 0x0000040A |
| R43216         EQ3_BAND5_COEFF1           (0xA8D0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0 | 0     | 0 | 0 | 0        | 0              | 0          | 0<br>EQ3 B4                          | 0                      | 0 | 0 | 0 | 0        | 0              | 0          | 0 | 0x00001F14 |
| R43224 EQ3_BAND5_PG<br>(0xA8D8)<br>R43228 EQ4_GAIN1<br>(0xA8DC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   |       |   |   |          |                |            | EQ3_B5<br>EQ3_B5                     | B [15:0]               |   |   |   |          |                |            |   | 0x0563058C |
| R43228 EQ4_GAIN1<br>(0xA8DC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0 | 0     | 0 | 0 | 0        | 0              | 0          | 0<br>EQ3_B5                          | 0                      | 0 | 0 | 0 | 0        | 0              | 0          | 0 | 0x00004000 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0 | 0     | 0 |   |          | 4_B4_GAIN      |            | _do <sup>_</sup> Dე <sup>_</sup>     | 0                      | 0 | 0 |   |          | 4_B3_GAIN      |            |   | 0x0C0C0C0C |
| R43232 EQ4_GAIN2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0 | 0     | 0 | 0 | EQ4<br>0 | 4_B2_GAIN<br>0 | [4:0]<br>0 | 0                                    | 0                      | 0 | 0 | 0 | EQ4<br>0 | 4_B1_GAIN<br>0 | [4:0]<br>0 | 0 | 0x000000C  |
| (0xA8E0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0 | 0     | 0 | 0 | 0        | 0              | 0          | 0<br>EQ4_B1                          | 0<br>B [15:0]          | 0 | 0 |   | EQ       | 4_B5_GAIN      | [4:0]      |   | 0x03FE0FC8 |
| (0xA8E4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   | -     |   | - |          | -              | -          | EQ4_B1                               | A [15:0]               |   |   |   | -        |                |            |   |            |
| R43240 EQ4_BAND1_COEFF2<br>(0xA8E8)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0 | 0     | 0 | 0 | 0        | 0              | 0          | 0<br>EQ4_B1                          | 0<br>_C [15:0]         | 0 | 0 | 0 | 0        | 0              | 0          | 0 | 0x00000B75 |
| R43244 EQ4_BAND1_PG<br>(0xA8EC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   | 0     | 0 | 0 | 0        | 0              | 0          | 0<br>EQ4_B1_                         | 0                      | 0 | 0 | 0 | 0        | 0              | 0          | 0 | 0x000000E0 |
| R43248 EQ4_BAND2_COEFF1<br>(0xA8F0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0 |       |   |   |          |                |            | EQ4_B2                               | _B [15:0]<br>_A [15:0] |   |   |   |          |                |            |   | 0xF1361EC4 |



| Register           | Name                        | 31      | 30             | 29               | 28             | 27             | 26                       | 25               | 24            | 23                        | 22               | 21                       | 20            | 19               | 18                            | 17                  | 16                  | Default    |
|--------------------|-----------------------------|---------|----------------|------------------|----------------|----------------|--------------------------|------------------|---------------|---------------------------|------------------|--------------------------|---------------|------------------|-------------------------------|---------------------|---------------------|------------|
| R43252             | EQ4_BAND2_COEFF2            | 15<br>0 | <b>14</b><br>0 | <b>13</b><br>0   | <b>12</b><br>0 | <b>11</b><br>0 | <b>10</b><br>0           | <b>9</b><br>0    | <b>8</b><br>0 | <b>7</b><br>0             | <b>6</b><br>0    | <b>5</b><br>0            | <b>4</b><br>0 | <b>3</b><br>0    | <b>2</b><br>0                 | <b>1</b><br>0       | <b>0</b>            | 0x00000409 |
| (0xA8F4)<br>R43256 | EQ4 BAND2 PG                | 0       | 0              | 0                | 0              | 0              | 0                        | 0                | EQ4_B2<br>0   | _C [15:0]<br>0            | 0                | 0                        | 0             | 0                | 0                             | 0                   | 0                   | 0x000004CC |
| (0xA8F8)           |                             | -       |                |                  | 1              |                |                          |                  |               | PG [15:0]                 |                  |                          |               |                  |                               |                     |                     | -          |
| R43260<br>(0xA8FC) | EQ4_BAND3_COEFF1            |         |                |                  |                |                |                          |                  |               | _B [15:0]<br>_A [15:0]    |                  |                          |               |                  |                               |                     |                     | 0xF3371C9B |
| R43264<br>(0xA900) | EQ4_BAND3_COEFF2            | 0       | 0              | 0                | 0              | 0              | 0                        | 0                | 0<br>EQ4 B3   | 0<br>C [15:0]             | 0                | 0                        | 0             | 0                | 0                             | 0                   | 0                   | 0x0000040B |
| R43268<br>(0xA904) | EQ4_BAND3_PG                | 0       | 0              | 0                | 0              | 0              | 0                        | 0                | 0<br>EQ4 B3   | 0                         | 0                | 0                        | 0             | 0                | 0                             | 0                   | 0                   | 0x00000CBB |
| R43272             | EQ4_BAND4_COEFF1            |         |                |                  |                |                |                          |                  | EQ4_B4        | _B [15:0]                 |                  |                          |               |                  |                               |                     |                     | 0xF7D916F8 |
| (0xA908)<br>R43276 | EQ4_BAND4_COEFF2            | 0       | 0              | 0                | 0              | 0              | 0                        | 0                | EQ4_B4<br>0   | _A [15:0]<br>0            | 0                | 0                        | 0             | 0                | 0                             | 0                   | 0                   | 0x0000040A |
| (0xA90C)<br>R43280 | EQ4 BAND4 PG                | 0       | 0              | 0                | 0              | 0              | 0                        | 0                | EQ4_B4        | _C [15:0]                 | 0                | 0                        | 0             | 0                | 0                             | 0                   | 0                   | 0x00001F14 |
| (0xA910)           |                             | 0       | 0              | 0                | 0              | 0              | v                        | 0                | EQ4_B4        | PG [15:0]                 | 0                | 0                        | 0             | 0                | Ū                             | 0                   | 0                   |            |
| R43284<br>(0xA914) | EQ4_BAND5_COEFF1            |         |                |                  |                |                |                          |                  |               | _B [15:0]<br>_A [15:0]    |                  |                          |               |                  |                               |                     |                     | 0x0563058C |
| R43292<br>(0xA91C) | EQ4_BAND5_PG                | 0       | 0              | 0                | 0              | 0              | 0                        | 0                | 0<br>FQ4 B5   | 0<br>PG [15:0]            | 0                | 0                        | 0             | 0                | 0                             | 0                   | 0                   | 0x00004000 |
| R43568             | LHPF_CONTROL1               | 0       | 0              | 0                | 0              | 0              | 0                        | 0                | 0             | 0                         | 0                | 0                        | 0             | 0                | 0                             | 0                   | 0                   | 0x00000000 |
| (0xAA30)<br>R43572 | LHPF CONTROL2               | 0       | 0              | 0                | 0              | 0              | 0                        | 0                | 0             | 0                         | 0                | 0                        | 0             | LHPF4_EN<br>0    | ULHPF3_EN<br>0                | LHPF2_EN<br>0       | LHPF1_EN<br>0       | 0x00000000 |
| (0xAA34)           |                             | 0       | 0              | 0                | 0              | 0              | 0                        | 0                | 0             | 0                         | 0                | 0                        | 0             | LHPF4_<br>MODE   | LHPF3_<br>MODE                | LHPF2_<br>MODE      | LHPF1_<br>MODE      | 0,00000000 |
| R43576<br>(0xAA38) | LHPF1_COEFF                 | 0       | 0              | 0                | 0              | 0              | 0                        | 0                |               | 0                         | 0                | 0                        | 0             | 0                | 0                             | 0                   | 0                   | 0x00000000 |
| R43580             | LHPF2_COEFF                 | 0       | 0              | 0                | 0              | 0              | 0                        | 0                | 0             | DEFF [15:0]<br>0          | 0                | 0                        | 0             | 0                | 0                             | 0                   | 0                   | 0x00000000 |
| (0xAA3C)<br>R43584 | LHPF3 COEFF                 | 0       | 0              | 0                | 0              | 0              | 0                        | 0                | LHPF2_CO      | 0EFF [15:0]<br>0          | 0                | 0                        | 0             | 0                | 0                             | 0                   | 0                   | 0x00000000 |
| (0xAA40)<br>R43588 | LHPF4 COEFF                 | 0       | 0              | 0                | 0              | 0              | 0                        | 0                | LHPF3_CC      | 0<br>0<br>0               | 0                | 0                        | 0             | 0                | 0                             | 0                   | 0                   | 0x00000000 |
| (0xAA44)           |                             | 0       | 0              | 0                | 0              | Ū              | v                        | 0                | -             | DEFF [15:0]               |                  | 0                        | 0             | 0                | Ū                             | 0                   | 0                   | 0,00000000 |
| R43776<br>(0xAB00) | DRC1_CONTROL1               | 0       | 0              | 0                | 0              | 0              | 0                        | 0                | 0             | 0                         | 0                | 0                        | 0             | 0                | 0                             | 0<br>DRC1L_         | 0<br>DRC1R_         | 0x00000000 |
| R43780             | DRC1_CONTROL2               |         | DRC1_/         | ATK [3:0]        |                |                | DRC1_I                   | DCY [3:0]        |               | 0                         | 0                | 0                        | DRC           | 1_MINGAI         | N [2:0]                       | EN<br>DRC1_MA       | EN<br>XGAIN [1:0]   | 0x49130018 |
| (0xAB04)           |                             |         | DRC1_S         | SIG_DET_R        | MS [4:0]       |                |                          | G_DET_PK<br>:0]  | DRC1<br>NG_EN | DRC1_<br>SIG_DET_<br>MODE | DRC1_<br>SIG_DET | DRC1_<br>KNEE2_<br>OP EN | DRC1_QF       | DRC1<br>ANTICLIP | 0                             | 0                   | 0                   |            |
| R43784             | DRC1_CONTROL3               | 0       | 0              | 0                | 0              | 0              | 0                        | 0                | 0             | 0                         | 0                | 0                        | 0             | 0                | 0                             | 0                   | 0                   | 0x00000018 |
| (0xAB08)<br>R43788 | DRC1 CONTROL4               | 0       | RC1_NG_N<br>0  | /INGAIN [3:<br>0 | :0]            |                | G_EXP [1:0]<br>1 KNEE2   |                  | R_THR [1:0]   | DRC1_QR<br>0              | 2_DCY [1:0]      | DRC<br>0                 | 1_HI_COM      |                  | DRC <sup>2</sup><br>1 KNEE2 C | 1_LO_COM<br>P [4:0] | P [2:0]             | 0x00000000 |
| (0xAB0C)           |                             | 0       | 0              |                  |                |                | EE1_IP [5:0              |                  |               | 0                         | 0                | 0                        |               |                  | 1_KNEE1_C                     |                     |                     | 0,00000000 |
| R43796<br>(0xAB14) | DRC2_CONTROL1               | 0       | 0              | 0                | 0              | 0              | 0                        | 0                | 0             | 0                         | 0                | 0                        | 0             | 0                | 0                             | 0<br>DRC2L          | 0<br>DRC2R          | 0x00000000 |
| R43800             | DRC2 CONTROL2               |         | DRC2 /         | ATK [3:0]        |                |                | DRC2                     | DCY [3:0]        |               | 0                         | 0                | 0                        | DRC           | 2 MINGAI         | N [2:0]                       | EN DRC2 MA          | EN T<br>XGAIN [1:0] | 0x49130018 |
| (0xAB18)           |                             |         |                | SIG_DET_R        | MS [4:0]       |                | DRC2 SI                  | G_DET_PK<br>:0]  | DRC2<br>NG_EN | DRC2_<br>SIG DET          | DRC2_<br>SIG_DET | DRC2_<br>KNEE2           | DRC2_QF       | _                | 0                             | 0                   | 0                   |            |
| R43804             | DRC2 CONTROL3               | 0       | 0              | 0                | 0              | 0              | 0                        | 0                | 0             | MODE 0                    | 0                | OP_EN<br>0               | 0             | 0                | 0                             | 0                   | 0                   | 0x00000018 |
| (0xAB1C)           | -                           |         | RC2_NG_M       |                  | :0]            | -              |                          | -                | THR [1:0]     | DRC2_QR                   |                  |                          | 2_HI_COM      |                  |                               | 2_LO_COM            | P [2:0]             |            |
| R43808<br>(0xAB20) | DRC2_CONTROL4               | 0       | 0              | 0                |                |                | 2_KNEE2_I<br>EE1 IP [5:0 |                  |               | 0                         | 0                | 0                        |               |                  | 2_KNEE2_C<br>2 KNEE1 C        |                     |                     | 0x00000000 |
| R45056<br>(0xB000) | TONE_GENERATOR1             | 0       | 0              | 0                | 0              | 0              | 0                        | 0                | 0             | 0                         | 0                | 0                        | 0             | 0                | 0                             | 0                   | 0                   | 0x00000000 |
|                    |                             |         | -              | NE_RATE [        |                |                | 0                        | _                | FSET [1:0]    | 0                         | 0                | TONE2_<br>OVD            | TONE1_<br>OVD | 0                | 0                             | TONE2_<br>EN        | TONE1_<br>EN        | 0.00400000 |
| R45060<br>(0xB004) | TONE_GENERATOR2             | 0       | 0              | 0                | 0              | 0              | 0                        | 0                | 0<br>TONE1_   | _VL [15:0]                |                  |                          | TONE1_I       | VL [23:16]       |                               |                     |                     | 0x00100000 |
| R45064<br>(0xB008) | TONE_GENERATOR3             | 0       | 0              | 0                | 0              | 0              | 0                        | 0                | 0<br>TONE2    | _VL [15:0]                |                  |                          | TONE2_I       | VL [23:16]       |                               |                     |                     | 0x00100000 |
| R46080<br>(0xB400) | Comfort_Noise_<br>Generator | 0       | 0              | 0                | 0              | 0              | 0                        | 0                | 0             | 0                         | 0                | 0                        | 0             | 0                | 0                             | 0                   | 0                   | 0x00000000 |
| . ,                |                             |         | -              | GEN_RAT          |                |                | 0                        | 0                | 0             | 0                         | 0                | NOISE<br>GEN_EN          |               |                  | E_GEN_GA                      |                     | i ^                 | 000000000  |
| R47104<br>(0xB800) | US_CONTROL                  | 0       | 0              | 0                | 0              | 0              | 0                        | 0<br>US2_DET_    | 0<br>US1_DET_ | 0                         | 0                | 0                        | 0             | 0                | 0                             | 0<br>US2_EN         | 0<br>US1_EN         | 0x00000000 |
| R47108             | US1_CONTROL                 |         | U              | S1_RATE [4       | :0]            | I              | 0                        | EN<br>0          | ĒN -          | 0                         | 0                | 0                        | 0             | 0                | 0                             | 0                   | 0                   | 0x00002020 |
| (0xB804)           |                             | 0       | 0              | -                | AIN [1:0]      |                | _                        | RC [3:0]         |               | 0                         |                  | S1_FREQ [2               | 2:0]          | 0                | 0                             | 0                   | 0                   |            |
| R47112<br>(0xB808) | US1_DET_CONTROL             | 0       | US1<br>0       | _DET_DCY<br>0    | [2:0]<br>0     | 0              | US1_DET_                 | _HOLD [3:0]<br>0 | 0             | 0                         |                  | _NUM [3:0]               | US1 DET       | 0                | US1<br>0                      | _DET_THR<br>0       | 2 [2:0]<br>0        | 0x00000000 |
| R47124             | US2 CONTROL                 |         |                | S2 RATE [4       |                |                | 0                        | 0                | 0             | 0                         |                  | :0]<br>0                 | LPF           | 0                | 0                             | 0                   | 0                   | 0x00002020 |
| (0xB814)           |                             | 0       | 0              |                  | ain [1:0]      |                |                          | RC [3:0]         | v             | 0                         |                  | S2_FREQ [2               |               | 0                | 0                             | 0                   | 0                   | 0700002020 |



| Register            | Name                           | 31<br>15 | 30<br>14 | 29<br>13   | 28<br>12 | 27<br>11 | 26<br>10 | 25<br>9     | 24<br>8 | 23<br>7 | 22<br>6 | 21<br>5        | 20<br>4         | 19<br>3 | 18<br>2 | 17<br>1                                      | 16<br>0                                      | Default    |
|---------------------|--------------------------------|----------|----------|------------|----------|----------|----------|-------------|---------|---------|---------|----------------|-----------------|---------|---------|----------------------------------------------|----------------------------------------------|------------|
| R47128              | US2_DET_CONTROL                | 0        |          | _DET_DCY   |          |          | -        | _HOLD [3:0] | -       |         |         | _NUM [3:0]     |                 | 0       |         |                                              | -                                            | 0x00000000 |
| (0xB818)            |                                | 0        | 0        | 0          | 0        | 0        | 0        | 0           | 0       | 0       |         | LPF_CUT<br>:0] | US2_DET_<br>LPF | 0       | 0       | 0                                            | 0                                            |            |
| R49152              | PWM_Drive_1                    | 0        | 0        | 0          | 0        | 0        | 0        | 0           | 0       | 0       | 0       | 0              | 0               | 0       | 0       | 0                                            | 0                                            | 0x00000000 |
| (0xC000)            |                                |          | PV       | VM_RATE [4 | 4:0]     |          | PWN      | M_CLK_SEL   | _ [2:0] | 0       | 0       | PWM2_<br>OVD   | PWM1_<br>OVD    | 0       | 0       | PWM2_EN                                      | IPWM1_EN                                     |            |
| R49156<br>(0xC004)  | PWM_Drive_2                    | 0        | 0        | 0          | 0        | 0        | 0        | 0           | 0       | 0       | 0       | 0              | 0<br>LVL [9:0]  | 0       | 0       | 0                                            | 0                                            | 0x00000100 |
| R49160              | PWM Drive 3                    | 0        | 0        | 0          | 0        | 0        | 0        | 0           | 0       | 0       | 0       | 0              | LVL [9:0]<br>0  | 0       | 0       | 0                                            | 0                                            | 0x00000100 |
| (0xC008)            |                                | 0        | 0        | 0          | 0        | 0        | 0        |             |         | 1       | 1       |                | LVL [9:0]       |         |         |                                              |                                              |            |
| R94220<br>(0x1700C) | DSP1_XM_SRAM_<br>IBUS_SETUP_0  | 0        | 0        | 0          | 0        | 0        | 0        | 0           | 0       | 0       | 0       | 0              | 0               | 0       | 0       | 0<br>DSP1                                    | 0<br>DSP1_                                   | 0x00000000 |
|                     |                                | -        | -        | -          | -        |          |          |             |         |         |         |                |                 |         |         | XM -<br>SRAM_<br>IBUS_E_<br>PWD_N            | XM<br>SRAM<br>IBUS_O_<br>PWD_N               |            |
| R94224<br>(0x17010) | DSP1_XM_SRAM_<br>IBUS_SETUP_1  | 0        | 0        | 0          | 0        | 0        | 0        | 0           | 0       | 0       | 0       | 0              | 0               | 0       | 0       | 0<br>DSP1                                    | 0<br>DSP1_                                   | 0x00000000 |
|                     |                                | Ū        | Ū        | Ū          | Ŭ        | Ū        | Ĵ        | Ŭ           | Ŭ       |         | Ĵ       | Ŭ              | Ŭ               | Ŭ       | Ŭ       | SRAM<br>IBUS E<br>EXT_N_1                    | SRAM<br>IBUS O<br>EXT_N_1                    |            |
| R94228<br>(0x17014) | DSP1_XM_SRAM_<br>IBUS_SETUP_2  | 0        | 0        | 0          | 0        | 0        | 0        | 0           | 0       | 0       | 0       | 0              | 0               | 0       | 0       | 0                                            | 0                                            | 0x00000000 |
|                     |                                | 0        | 0        | 0          | 0        | 0        | 0        | 0           | 0       | 0       | 0       | 0              | 0               | 0       | 0       | DSP1_<br>XM_<br>SRAM_<br>IBUS_E_<br>EXT_N_2  | DSP1_<br>XM<br>SRAM_<br>IBUS_O_<br>EXT_N_2   |            |
| R94232<br>(0x17018) | DSP1_XM_SRAM_<br>IBUS_SETUP_3  | 0        | 0        | 0          | 0        | 0        | 0        | 0           | 0       | 0       | 0       | 0              | 0               | 0       | 0       | 0<br>DSP1                                    | 0<br>DSP1                                    | 0x00000000 |
|                     |                                | -        |          |            | -        | -        |          |             |         |         |         |                |                 |         |         | XM<br>SRAM<br>IBUS_E<br>EXT_N_3              | XM<br>SRAM<br>IBUS_O<br>EXT_N_3              |            |
| R94236<br>(0x1701C) | DSP1_XM_SRAM_<br>IBUS_SETUP_4  | 0        | 0        | 0          | 0        | 0        | 0        | 0           | 0       | 0       | 0       | 0              | 0               | 0       | 0       | 0<br>DSP1                                    | 0<br>DSP1                                    | 0x00000000 |
|                     |                                | Ū        | 0        | Ū          | Ŭ        | 0        | 0        | Ŭ           | 0       | 0       | 0       | Ŭ              | Ū               | 0       | Ū       | SRAM<br>IBUS E<br>EXT_N_4                    | SRAM<br>IBUS O<br>EXT_N_4                    |            |
| R94240<br>(0x17020) | DSP1_XM_SRAM_<br>IBUS_SETUP_5  | 0        | 0        | 0          | 0        | 0        | 0        | 0           | 0       | 0       | 0       | 0              | 0               | 0       | 0       | 0                                            | 0                                            | 0x00000000 |
| (0x17020)           |                                | 0        | 0        | 0          | 0        | 0        | 0        | 0           | 0       | 0       | 0       | 0              | 0               | 0       | 0       | DSP1_<br>XM_<br>SRAM_<br>IBUS_E_<br>EXT_N_5  | DSP1_<br>XM_<br>SRAM_<br>IBUS_O_<br>EXT_N_5  |            |
| R94244<br>(0x17024) | DSP1_XM_SRAM_<br>IBUS_SETUP_6  | 0        | 0        | 0          | 0        | 0        | 0        | 0           | 0       | 0       | 0       | 0              | 0               | 0       | 0       | 0                                            | 0                                            | 0x00000000 |
|                     |                                | 0        | 0        | 0          | 0        | 0        | 0        | 0           | 0       | 0       | 0       | 0              | 0               | 0       | 0       | DSP1_<br>XM_<br>SRAM_<br>IBUS_E_<br>EXT_N_6  |                                              |            |
| R94248<br>(0x17028) | DSP1_XM_SRAM_<br>IBUS_SETUP_7  | 0        | 0        | 0          | 0        | 0        | 0        | 0           | 0       | 0       | 0       | 0              | 0               | 0       | 0       | 0<br>DSP1                                    | 0<br>DSP1_                                   | 0x00000000 |
|                     |                                | -        |          | -          | -        | -        |          |             |         |         |         |                |                 |         |         | XM<br>SRAM<br>IBUS_E<br>EXT_N_7              | XM<br>SRAM<br>IBUS_O<br>EXT_N_7              |            |
| R94252<br>(0x1702C) | DSP1_XM_SRAM_<br>IBUS_SETUP_8  | 0        | 0        | 0          | 0        | 0        | 0        | 0           | 0       | 0       | 0       | 0              | 0               | 0       | 0       | 0<br>DSP1                                    | 0<br>DSP1                                    | 0x00000000 |
|                     |                                | Ū        | 0        | Ū          | Ŭ        | 0        | 0        | Ŭ           | 0       | 0       | 0       | Ŭ              | 0               | 0       | 0       | SRAM<br>IBUS E<br>EXT_N_8                    | XM_<br>SRAM_<br>IBUS_O                       |            |
| R94256<br>(0x17030) | DSP1_XM_SRAM_<br>IBUS_SETUP_9  | 0        | 0        | 0          | 0        | 0        | 0        | 0           | 0       | 0       | 0       | 0              | 0               | 0       | 0       | 0<br>DSP1                                    | 0<br>DSP1                                    | 0x00000000 |
| (0                  |                                | U        | 0        | U          | Ū        | 0        | 0        | Ū           | 0       | 0       | 0       | Ū              | Ū               | 0       | Ū       | XM -<br>SRAM<br>IBUS E                       | SRAM<br>IBUS_O<br>EXT_N_9                    |            |
| R94260<br>(0x17034) | DSP1_XM_SRAM_<br>IBUS_SETUP_10 | 0        | 0        | 0          | 0        | 0        | 0        | 0           | 0       | 0       | 0       | 0              | 0               | 0       | 0       | 0                                            | 0                                            | 0x00000000 |
| (0/11/04)           |                                | 0        | 0        | 0          | 0        | 0        | 0        | 0           | 0       | 0       | 0       | 0              | 0               | 0       | 0       | DSP1_<br>XM_<br>SRAM_<br>IBUS_E_<br>EXT_N_10 | DSP1_<br>XM_<br>SRAM_<br>IBUS_O_<br>EXT_N_10 |            |
| R94264<br>(0x17038) | DSP1_XM_SRAM_<br>IBUS_SETUP_11 | 0        | 0        | 0          | 0        | 0        | 0        | 0           | 0       | 0       | 0       | 0              | 0               | 0       | 0       | 0                                            | 0                                            | 0x00000000 |
| (0/17000)           |                                | 0        | 0        | 0          | 0        | 0        | 0        | 0           | 0       | 0       | 0       | 0              | 0               | 0       | 0       | DSP1_<br>XM_<br>SRAM_<br>IBUS_E_<br>EXT_N_11 | DSP1_<br>XM_<br>SRAM_<br>IBUS_O_<br>EXT_N_11 |            |
| R94268<br>(0x1703C) | DSP1_XM_SRAM_<br>IBUS_SETUP_12 | 0        | 0        | 0          | 0        | 0        | 0        | 0           | 0       | 0       | 0       | 0              | 0               | 0       | 0       | 0                                            | 0                                            | 0x00000000 |
| (0x1703C)           |                                | 0        | 0        | 0          | 0        | 0        | 0        | 0           | 0       | 0       | 0       | 0              | 0               | 0       | 0       | DSP1_<br>XM_<br>SRAM_<br>IBUS_E_<br>EXT_N_12 | DSP1_<br>XM_<br>SRAM_<br>IBUS_O_<br>EXT_N_12 |            |



| Register            | Name                           | 31<br>15 | 30<br>14 | 29<br>13 | 28<br>12 | 27<br>11 | 26<br>10 | 25<br>9 | 24<br>8 | 23<br>7 | 22<br>6 | 21<br>5 | 20<br>4 | 19<br>3 | 18<br>2 | 17<br>1                                           | 16<br>0                                            | Default    |
|---------------------|--------------------------------|----------|----------|----------|----------|----------|----------|---------|---------|---------|---------|---------|---------|---------|---------|---------------------------------------------------|----------------------------------------------------|------------|
| R94272<br>(0x17040) | DSP1_XM_SRAM_<br>IBUS_SETUP_13 | 0        | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0                                                 | 0                                                  | 0x00000000 |
| · · · ·             |                                | 0        | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       |                                                   | DSP1_<br>XM<br>SRAM_<br>IBUS_O_<br>EXT_N_13        |            |
| (0x17044)           | DSP1_XM_SRAM_<br>IBUS_SETUP_14 | 0        | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_<br>XM_<br>SRAM_<br>IBUS_E_<br>EXT_N_14 | 0<br>DSP1_<br>XM<br>SRAM_<br>IBUS_O_<br>EXT_N_14   | 0x00000000 |
| (0x17048)           | DSP1_XM_SRAM_<br>IBUS_SETUP_15 | 0        | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_<br>XM<br>SRAM_<br>IBUS_E_<br>EXT_N_15  | 0<br>DSP1_<br>XM<br>SRAM_<br>IBUS_O_<br>EXT_N_15   | 0x00000000 |
| R94284<br>(0x1704C) | DSP1_XM_SRAM_<br>IBUS_SETUP_16 | 0        | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_<br>XM_                                 | 0<br>DSP1_<br>XM_<br>SRAM_                         | 0x00000000 |
| D04000              |                                | 0        | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | SRAM<br>IBUS_E<br>EXT_N_16<br>0                   | IBUS_O<br>EXT_N_16                                 |            |
| (0x17050)           | DSP1_XM_SRAM_<br>IBUS_SETUP_17 | 0        | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | DSP1_<br>XM_<br>SRAM_<br>IBUS E                   | 0<br>DSP1_<br>XM_<br>SRAM_<br>IBUS_O_<br>EXT_N_17  |            |
| R94292<br>(0x17054) | DSP1_XM_SRAM_<br>IBUS_SETUP_18 | 0        | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_                                        | 0<br>DSP1_                                         | 0x00000000 |
| R94296              | DSP1_XM_SRAM_                  | 0        | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | XM<br>SRAM<br>IBUS_E<br>EXT_N_18<br>0             | XM <sup>-</sup><br>SRAM<br>IBUS O<br>EXT_N_18<br>0 | 0x00000000 |
| (0x17058)           | IBUS_SETUP_19                  | 0        | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | DSP1_<br>XM_<br>SRAM_<br>IBUS E                   | DSP1_<br>XM<br>SRAM_<br>IBUS_O_<br>EXT_N_19        |            |
| R94300<br>(0x1705C) | DSP1_XM_SRAM_<br>IBUS_SETUP_20 | 0        | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_                                        | 0<br>DSP1_                                         | 0x00000000 |
|                     |                                |          |          |          |          |          |          |         |         |         |         |         |         |         |         |                                                   | XM -<br>SRAM<br>IBUS O<br>EXT_N_20                 |            |
| (0x17060)           | DSP1_XM_SRAM_<br>IBUS_SETUP_21 | 0        | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_<br>XM_<br>SRAM_<br>IBUS_E_<br>EXT_N_21 | 0<br>DSP1_<br>XM_<br>SRAM_<br>IBUS_O_<br>EXT_N_21  |            |
|                     | DSP1_XM_SRAM_<br>IBUS_SETUP_22 | 0        | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_<br>XM_<br>SRAM_<br>IBUS_E_<br>EXT_N_22 | 0<br>DSP1_<br>XM<br>SRAM_<br>IBUS_0_<br>EXT_N_22   | 0x00000000 |
| (0x17068)           | DSP1_XM_SRAM_<br>IBUS_SETUP_23 | 0        | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       |                                                   | DSP1_<br>XM_<br>SRAM_<br>IBUS_O_<br>EXT_N_23       |            |
| (0x1706C)           | DSP1_XM_SRAM_<br>IBUS_SETUP_24 | 0        | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_<br>XM_<br>SRAM_<br>IBUS_E_<br>EXT_N_24 | 0<br>DSP1_<br>XM_<br>SRAM_<br>IBUS_O_<br>EXT_N_24  |            |
| (0x17070)           | DSP1_YM_SRAM_<br>IBUS_SETUP_0  | 0        | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_<br>YM_<br>SRAM_<br>IBUS_E_<br>PWD_N    | 0<br>DSP1_<br>YM_<br>SRAM_<br>IBUS_O_<br>PWD_N     | 0x00000000 |
| R94324<br>(0x17074) | DSP1_YM_SRAM_<br>IBUS_SETUP_1  | 0        | 0        | 0        | 0        | 0<br>0   | 0        | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_<br>YM<br>SRAM_<br>IBUS_E_<br>EXT_N_1   | 0<br>DSP1_<br>YM<br>SRAM<br>IBUS_O<br>EXT_N_1      | 0x00000000 |
| R94328<br>(0x17078) | DSP1_YM_SRAM_<br>IBUS_SETUP_2  | 0        | 0        | 0        | 0        | 0        | 0        | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_<br>YM_<br>SRAM_<br>IBUS_E_<br>EXT_N_2  | 0<br>DSP1_<br>YM_<br>SRAM_<br>IBUS_0_<br>EXT_N_2   | 0x00000000 |



| Register            | Name                          | 31<br>15 | 30<br>14 | 29<br>13 | 28<br>12 | 27<br>11 | 26<br>10                      | 25<br>9 | 24<br>8                        | 23<br>7 | 22<br>6 | 21<br>5 | 20<br>4 | 19<br>3 | 18<br>2 | 17<br>1                                          | 16<br>0                                          | Default    |
|---------------------|-------------------------------|----------|----------|----------|----------|----------|-------------------------------|---------|--------------------------------|---------|---------|---------|---------|---------|---------|--------------------------------------------------|--------------------------------------------------|------------|
|                     | DSP1_YM_SRAM_<br>IBUS_SETUP_3 | 0        | 0        | 0        | 0        | 0        | 0                             | 0       | 0                              | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_<br>YM_<br>SRAM_<br>IBUS_E_<br>EXT_N_3 | 0<br>DSP1_<br>YM_<br>SRAM_<br>IBUS_O_<br>EXT_N_3 | 0x00000000 |
|                     | DSP1_YM_SRAM_<br>IBUS_SETUP_4 | 0        | 0        | 0        | 0        | 0        | 0                             | 0       | 0                              | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_<br>YM<br>SRAM_<br>IBUS_E_<br>EXT_N_4  | 0<br>DSP1_<br>YM_<br>SRAM_<br>IBUS_O_<br>EXT_N_4 | 0x0000000  |
|                     | DSP1_YM_SRAM_<br>IBUS_SETUP_5 | 0        | 0        | 0        | 0        | 0        | 0                             | 0       | 0                              | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_<br>YM<br>SRAM_<br>IBUS_E_<br>EXT_N_5  | 0<br>DSP1_<br>YM<br>SRAM<br>IBUS_O_<br>EXT_N_5   | 0x0000000  |
|                     | DSP1_YM_SRAM_<br>IBUS_SETUP_6 | 0        | 0        | 0        | 0        | 0        | 0                             | 0       | 0                              | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_<br>YM<br>SRAM_<br>IBUS_E_<br>EXT_N_6  | 0<br>DSP1_<br>YM<br>SRAM<br>IBUS_O_<br>EXT_N_6   | 0x0000000  |
|                     | DSP1_YM_SRAM_<br>IBUS_SETUP_7 | 0        | 0        | 0        | 0        | 0        | 0                             | 0       | 0                              | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_<br>YM<br>SRAM_<br>IBUS_E_<br>EXT_N_7  | 0<br>DSP1_<br>YM_<br>SRAM_<br>IBUS_O_<br>EXT_N_7 | 0x0000000  |
|                     | DSP1_YM_SRAM_<br>IBUS_SETUP_8 | 0        | 0        | 0        | 0<br>0   | 0<br>0   | 0                             | 0       | 0                              | 0<br>0  | 0       | 0       | 0<br>0  | 0       | 0       | 0<br>DSP1_<br>YM_<br>SRAM_<br>IBUS_E_<br>EXT_N_8 | 0<br>DSP1_<br>YM_<br>SRAM_<br>IBUS_O_<br>EXT_N_8 | 0x00000000 |
|                     | DSP1_PM_SRAM_<br>IBUS_SETUP_0 | 0        | 0        | 0        | 0        | 0        | 0                             | 0       | 0                              | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_<br>PM_<br>SRAM_<br>IBUS_E_<br>PWD_N   | 0<br>DSP1_<br>PM<br>SRAM<br>IBUS_O_<br>PWD_N     | 0x00000000 |
|                     | DSP1_PM_SRAM_<br>IBUS_SETUP_1 | 0        | 0        | 0        | 0        | 0        | 0                             | 0       | 0                              | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_<br>PM_<br>SRAM_<br>IBUS_E_<br>EXT_N_1 | 0<br>DSP1_<br>PM_<br>SRAM_<br>IBUS_0_<br>EXT_N_1 | 0x00000000 |
|                     | DSP1_PM_SRAM_<br>IBUS_SETUP_2 | 0        | 0        | 0        | 0        | 0        | 0                             | 0       | 0                              | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_<br>PM<br>SRAM<br>IBUS_E_<br>EXT_N_2   | 0<br>DSP1_<br>PM_<br>SRAM_<br>IBUS_0_<br>EXT_N_2 | 0x0000000  |
|                     | DSP1_PM_SRAM_<br>IBUS_SETUP_3 | 0        | 0        | 0        | 0        | 0        | 0                             | 0       | 0                              | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_<br>PM<br>SRAM_<br>IBUS_E_<br>EXT_N_3  | 0<br>DSP1_<br>PM<br>SRAM<br>IBUS_0_<br>EXT_N_3   | 0x0000000  |
|                     | DSP1_PM_SRAM_<br>IBUS_SETUP_4 | 0        | 0        | 0        | 0        | 0        | 0                             | 0       | 0                              | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_<br>PM<br>SRAM<br>IBUS_E<br>EXT_N_4    | 0<br>DSP1_<br>PM<br>SRAM<br>IBUS_O<br>EXT_N_4    | 0x0000000  |
|                     | DSP1_PM_SRAM_<br>IBUS_SETUP_5 | 0        | 0        | 0        | 0        | 0        | 0                             | 0       | 0                              | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_<br>PM<br>SRAM<br>IBUS_E_<br>EXT_N_5   | 0<br>DSP1_<br>PM<br>SRAM<br>IBUS_O_<br>EXT_N_5   | 0x0000000  |
|                     | DSP1_PM_SRAM_<br>IBUS_SETUP_6 | 0        | 0        | 0        | 0        | 0        | 0                             | 0       | 0                              | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_<br>PM_<br>SRAM_<br>IBUS E             | DSP1_<br>PM_<br>SRAM_<br>IBUS_O_<br>EXT_N_6      | 0x00000000 |
| R94384<br>(0x170B0) | DSP1_PM_SRAM_<br>IBUS_SETUP_7 | 0        | 0        | 0        | 0        | 0        | 0                             | 0       | 0                              | 0       | 0       | 0       | 0       | 0       | 0       | 0<br>DSP1_<br>PM_<br>SRAM_<br>IBUS_F             | 0<br>DSP1_<br>PM_<br>SRAM                        | 0x0000000  |
| (0x18004)           | IRQ1_STATUS                   | 0        | 0        | 0        | 0        | 0        | 0                             | 0       | 0                              | 0       | 0       | 0       | 0       | 0       | 0       | 0                                                | 0<br>IRQ1_STS                                    | 0x00000000 |
| R98320<br>(0x18010) | IRQ1_EINT_1                   | 0        | 0        | 0        | 0<br>0   | 0<br>0   | 0<br>SYSCLK_<br>ERR_<br>EINT1 | 0       | 0<br>SYSCLK_<br>FAIL_<br>EINT1 | 0       | 0       | 0       | 0       | 0       | 0       | 0                                                | 0                                                | 0x00000000 |



| Register            | Name         | 31<br>15                         | 30<br>14                 | 29<br>13                 | 28<br>12                 | 27<br>11                 | 26<br>10                 | 25<br>9                  | 24<br>8                         | 23<br>7                  | 22<br>6                   | 21<br>5                        | 20<br>4                           | 19<br>3                                 | 18<br>2                                | 17<br>1                                    | 16<br>0                                    | Default    |
|---------------------|--------------|----------------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|---------------------------------|--------------------------|---------------------------|--------------------------------|-----------------------------------|-----------------------------------------|----------------------------------------|--------------------------------------------|--------------------------------------------|------------|
| R98324              | IRQ1_EINT_2  | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | 0                                       | 0                                      | 0                                          | 0                                          | 0x00000000 |
| (0x18014)           |              | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | BOOT_<br>DONE_<br>EINT1                 | 0                                      | 0                                          | 0                                          |            |
| R98336<br>(0x18020) | IRQ1_EINT_5  | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | US2_SIG_<br>DET          | US2_SIG_                        | US1_SIG_<br>DET_         | US1_SIG_<br>DET_          | INPUTS_<br>SIG_DET_            | INPUTS_<br>SIG_DET_               | DRC2_<br>SIG_DET                        | DRC2_<br>SIG_DET                       | DRC1_<br>SIG_DET_                          | DRC1<br>SIG DET                            | 0x00000000 |
| (0x10020)           |              |                                  |                          |                          |                          |                          |                          | FALL<br>EINTT            | DĒT_<br>RISE_<br>EINT1          | FALL<br>EINT1            | RISE<br>EINTT             | FALL<br>EINT1                  | RISE<br>EINT1                     | FALL<br>EINTT                           | RISE<br>EINT1                          | FALL<br>EINTT                              | SIG_DET_<br>RISE_<br>EINT1                 |            |
|                     |              | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | 0                                       | 0                                      | 0                                          | 0                                          |            |
| R98340              | IRQ1_EINT_6  | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | 0                                       | 0                                      | 0                                          | 0                                          | 0x00000000 |
| (0x18024)           |              | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | FLL1_<br>REF_<br>LOST_<br>EINT1 | 0                        | 0                         | 0                              | 0                                 | 0                                       | 0                                      | FLL1_<br>LOCK_<br>FALL_<br>EINT1           | FLL1_<br>LOCK_<br>RISE_<br>EINT1           |            |
| R98344<br>(0x18028) | IRQ1_EINT_7  | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | DSP1_<br>MPU_<br>ERR_<br>EINT1 | DSP1_<br>WDT_<br>EXPIRE_<br>EINT1 | DSP1_<br>IHB_ERR_<br>EINT1              | DSP1_<br>AHB_<br>SYS_<br>ERR_<br>EINT1 | DSP1_<br>AHB_<br>PACK_<br>ERR_<br>EINT1    | DSP1_<br>NMI_ERR_<br>EINT1                 | 0x00000000 |
|                     |              | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | 0                                       | 0                                      | 0                                          | 0                                          |            |
| R98352<br>(0x18030) | IRQ1_EINT_9  | MCU<br>HWERR<br>IRQ_OUT<br>EINT1 | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | 0                                       | 0                                      | 0                                          | 0                                          | 0x00000000 |
|                     |              | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | DSP1_<br>IRQ3_<br>EINT1                 | DSP1_<br>IRQ2_<br>EINT1                | DSP1_<br>IRQ1_<br>EINT1                    | DSP1_<br>IRQ0_<br>EINT1                    |            |
| R98360<br>(0x18038) | IRQ1_EINT_11 | GPIO8_<br>FALL_<br>EINT1         | GPIO8_<br>RISE_<br>EINT1 | GPIO7_<br>FALL_<br>EINT1 | GPIO7_<br>RISE_<br>EINT1 | GPIO6_<br>FALL_<br>EINT1 | GPIO6_<br>RISE_<br>EINT1 | GPIO5_<br>FALL_<br>EINT1 | GPIO5_<br>RISE_<br>EINT1        | GPIO4_<br>FALL_<br>EINT1 | GPIO4_<br>RISE_<br>EINT1  | GPIO3_<br>FALL_<br>EINT1       | GPIO3_<br>RISE_<br>EINT1          | GPIO2_<br>FALL_<br>EINT1                | GPIO2_<br>RISE_<br>EINT1               | GPIO1_<br>FALL_<br>EINT1                   | GPIO1_<br>RISE_<br>EINT1                   | 0x00000000 |
| R98364              | IRQ1_EINT_12 | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | 0                                       | 0                                      | 0                                          | 0<br>EVENT1                                | 0x00000000 |
| (0x1803C)           |              | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | 0                                       | 0                                      | 0                                          | FULL<br>EINT1                              | 0,00000000 |
| R98368              | IRQ1_EINT_13 | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | 0                                       | 0                                      | 0                                          | 0                                          | 0x00000000 |
| (0x18040)           |              | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | DSP1_<br>TRB<br>STACK_<br>ERR_<br>EINT1 | 0                                      | DSP1_<br>MIPS_<br>PROF1_<br>DONE_<br>EINT1 | DSP1_<br>MIPS_<br>PROF0_<br>DONE_<br>EINT1 |            |
| R98376              | IRQ1_EINT_15 | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | 0                                       | 0                                      | 0                                          | 0                                          | 0x00000000 |
| (0x18048)           |              | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | SPI2<br>STALLING<br>_EINT1              | SPI2_<br>BLOCK_<br>EINT1               | SPI2_<br>OVERCLO<br>CKED_<br>EINT1         | SPI2_<br>DONE_<br>EINT1                    |            |
| R98384<br>(0x18050) | IRQ1_EINT_17 | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | 0                                       | 0                                      | TIMER2_<br>EINT1                           | TIMER1_<br>EINT1<br>0                      | 0x00000000 |
| R98388              | IRQ1_EINT_18 | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | 0                                       | 0                                      | 0                                          | 0                                          | 0x00000000 |
| (0x18054)           |              | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | TIMER_<br>ALM1_<br>CH4_<br>EINT1        | TIMER_<br>ALM1_<br>CH3_<br>EINT1       | TIMER_<br>ALM1_<br>CH2_<br>EINT1           | TIMER_<br>ALM1_<br>CH1_<br>EINT1           |            |
| R98448<br>(0x18090) | IRQ1_STS_1   | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | 0                                       | 0                                      | 0                                          | 0                                          | 0x00000000 |
| . ,                 |              | -                                | 0                        | 0                        | 0                        | 0                        | SYSCLK_<br>ERR_<br>STS1  | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | 0                                       | 0                                      | 0                                          | 0                                          |            |
| R98452<br>(0x18094) | IRQ1_STS_2   | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | 0<br>BOOT                               | 0                                      | 0                                          | 0                                          | 0x00000000 |
| R98464              | IRQ1 STS 5   | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        |                          |                                 | 0                        |                           | 0                              |                                   | DONE_<br>STS1_0                         |                                        | 0                                          | DRC1                                       | 0x00000000 |
| (0x180A0)           |              | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | US2_SIG_<br>DET_STS1<br>0       | 0                        | US1_SIG_<br>DET_STS1<br>0 | 0                              | INPUTS_<br>SIG_DET_<br>STS1<br>0  | 0                                       | DRC2_<br>SIG_DET_<br>STS1_0            | 0                                          | SIG_DET_<br>STS1                           | 0x00000000 |
| R98468              | IRQ1 STS 6   | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | 0                                       | 0                                      | 0                                          | 0                                          | 0x00000000 |
| (0x180A4)           |              | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | FLL1_<br>REF_<br>LOST_<br>STS1  | 0                        | 0                         | 0                              | 0                                 | 0                                       | 0                                      | 0                                          | FLL1_<br>LOCK_<br>STS1                     |            |
| R98472<br>(0x180A8) | IRQ1_STS_7   | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | DSP1_<br>WDT_<br>EXPIRE_<br>STS1  | 0                                       | DSP1_<br>AHB_<br>SYS_<br>ERR_<br>STS1  | DSP1_<br>AHB_<br>PACK_<br>ERR_<br>STS1     | DSP1_<br>NMI_ERR_<br>STS1                  | 0x00000000 |
|                     |              | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | 0                                       | 0                                      | 0                                          | 0                                          |            |
| R98480<br>(0x180B0) | IRQ1_STS_9   | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | 0<br>DSP1_<br>IRQ3_<br>STS1             | 0<br>DSP1_<br>IRQ2_<br>STS1            | 0<br>DSP1_<br>IRQ1_<br>STS1                | 0<br>DSP1_<br>IRQ0_<br>STS1                | 0x00000000 |
| R98488              | IRQ1_STS_11  | 0                                | GPIO8_                   | 0                        | GPIO7_                   | 0                        | GPIO6_                   | 0                        | GPIO5_                          | 0                        | GPIO4_                    | 0                              | GPIO3_                            | 0                                       | GPIO2_                                 | 0                                          | GPIO1_                                     | 0x00000000 |
| (0x180B8)           |              | 0                                | STS1<br>0                | 0                        | STS1<br>0                | 0                        | STS1<br>0                | 0                        | STS1 <sup>-</sup>               | 0                        | STS1 <sup>-</sup>         | 0                              | STS1<br>0                         | 0                                       | STS1<br>0                              | 0                                          | STS1<br>0                                  |            |
| R98492<br>(0x180BC) | IRQ1_STS_12  | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | 0                                       | 0                                      | 0                                          | EVENT1_<br>FULL_<br>STS1                   | 0x00000000 |
|                     |              | 0                                | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                               | 0                        | 0                         | 0                              | 0                                 | 0                                       | 0                                      | 0                                          | 0                                          |            |



| Register               | Name             | 31<br>15                            | 30<br>14                 | 29<br>13                 | 28<br>12                 | 27<br>11                 | 26<br>10                 | 25<br>9                            | 24<br>8                            | 23<br>7                            | 22<br>6                            | 21<br>5                              | 20<br>4                              | 19<br>3                                  | 18<br>2                                | 17<br>1                                    | 16<br>0                                    | Default                                 |
|------------------------|------------------|-------------------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|--------------------------------------|--------------------------------------|------------------------------------------|----------------------------------------|--------------------------------------------|--------------------------------------------|-----------------------------------------|
| R98504<br>(0x180C8)    | IRQ1_STS_15      | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | 0                                  | 0                                  | 0                                  | 0                                    | 0                                    | 0                                        | 0                                      | 0                                          | 0                                          | 0x00000000                              |
| (0x10000)              |                  | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | 0                                  | 0                                  | 0                                  | 0                                    | 0                                    | SPI2_<br>STALLING<br>_STS1               | SPI2<br>BLOCK_<br>STS1                 | SPI2<br>OVERCLO<br>CKED_<br>STS1           | SPI2_<br>DONE_<br>STS1                     |                                         |
| R98576                 | IRQ1_MASK_1      | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | 0                                  | 0                                  | 0                                  | 0                                    | 0                                    | 0                                        | 0                                      | 0                                          | 0                                          | 0x00000700                              |
| (0x18110)              |                  | 0                                   | 0                        | 0                        | 0                        | 0                        | SYSCLK_<br>ERR_<br>MASK1 | 1                                  | SYSCLK_<br>FAIL_<br>MASK1          | 0                                  | 0                                  | 0                                    | 0                                    | 0                                        | 0                                      | 0                                          | 0                                          |                                         |
| R98580<br>(0x18114)    | IRQ1_MASK_2      | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | 0                                  | 0                                  | 0                                  | 0                                    | 0                                    | 0                                        | 0                                      | 0                                          | 0                                          | 0x00000004                              |
| . ,                    |                  | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | 0                                  | 0                                  | 0                                  | 0                                    | 0                                    | BOOT_<br>DONE_<br>MASK1                  | 1                                      | 0                                          | 0                                          |                                         |
| R98592<br>(0x18120)    | IRQ1_MASK_5      | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | US2_SIG_<br>DET_<br>FALL_<br>MASK1 | US2_SIG_<br>DET_<br>RISE_<br>MASK1 | US1_SIG_<br>DET_<br>FALL_<br>MASK1 | US1_SIG_<br>DET_<br>RISE_<br>MASK1 | INPUTS<br>SIG_DET_<br>FALL_<br>MASK1 | INPUTS<br>SIG_DET_<br>RISE_<br>MASK1 | DRC2_<br>SIG_DET_<br>FALL_<br>MASK1      | DRC2_<br>SIG_DET_<br>RISE_<br>MASK1    | DRC1_<br>SIG_DET_<br>FALL_<br>MASK1        | DRC1_<br>SIG_DET_<br>RISE_<br>MASK1        | 0x03FF0000                              |
|                        |                  | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | 0                                  | 0                                  | 0                                  | 0                                    | 0                                    | 0                                        | 0                                      | 0                                          | 0                                          |                                         |
| R98596                 | IRQ1_MASK_6      | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | 0                                  | 0                                  | 0                                  | 0                                    | 0                                    | 0                                        | 0                                      | 0                                          | 0                                          | 0x00000103                              |
| (0x18124)              |                  | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | FLL1_<br>REF_<br>LOST_<br>MASK1    | 0                                  | 0                                  | 0                                    | 0                                    | 0                                        | 0                                      | FLL1_<br>LOCK_<br>FALL_<br>MASK1           | FLL1_<br>LOCK_<br>RISE_<br>MASK1           |                                         |
| R98600<br>(0x18128)    | IRQ1_MASK_7      | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | 0                                  | 0                                  | 0                                  | DSP1_<br>MPU_<br>ERR_<br>MASK1       | DSP1_<br>WDT_<br>EXPIRE_<br>MASK1    | DSP1_<br>IHB_ERR_<br>MASK1               | DSP1_<br>AHB_<br>SYS_<br>ERR_<br>MASK1 | DSP1_<br>AHB_<br>PACK_<br>ERR_<br>MASK1    | DSP1_<br>NMI_ERR_<br>MASK1                 | 0x003F0000                              |
|                        |                  | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | 0                                  | 0                                  | 0                                  | 0                                    | 0                                    | 0                                        | 0                                      | 0                                          | 0                                          |                                         |
| R98608<br>(0x18130)    | IRQ1_MASK_9      | MCU_<br>HWERR_<br>IRQ_OUT_<br>MASK1 | 1                        | 1                        | 1                        | 1                        | 1                        | 1                                  | 1                                  | 0                                  | 0                                  | 0                                    | 0                                    | 0                                        | 0                                      | 0                                          | 0                                          | 0xFF00000F                              |
|                        |                  | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | 0                                  | 0                                  | 0                                  | 0                                    | 0                                    | DSP1_<br>IRQ3_<br>MASK1                  | DSP1_<br>IRQ2_<br>MASK1                | DSP1_<br>IRQ1_<br>MASK1                    | DSP1_<br>IRQ0_<br>MASK1                    |                                         |
| R98616<br>(0x18138)    | IRQ1_MASK_11     | GPIO8_<br>FALL_<br>MASK1            | GPIO8_<br>RISE_<br>MASK1 | GPIO7_<br>FALL_<br>MASK1 | GPIO7_<br>RISE_<br>MASK1 | GPIO6_<br>FALL_<br>MASK1 | GPIO6_<br>RISE_<br>MASK1 | GPIO5_<br>FALL_<br>MASK1           | GPIO5_<br>RISE_<br>MASK1           | GPIO4_<br>FALL_<br>MASK1           | GPIO4_<br>RISE_<br>MASK1           | GPIO3_<br>FALL_<br>MASK1             | GPIO3_<br>RISE_<br>MASK1             | GPIO2_<br>FALL_<br>MASK1                 | GPIO2_<br>RISE_<br>MASK1               | GPIO1_<br>FALL_<br>MASK1                   | GPIO1_<br>RISE_<br>MASK1                   | 0xFFFF0000                              |
|                        |                  | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | 0                                  | 0                                  | 0                                  | 0                                    | 0                                    | 0                                        | 0                                      | 0                                          | 0                                          |                                         |
| R98620<br>(0x1813C)    | IRQ1_MASK_12     | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | 0                                  | 0                                  | 0                                  | 0                                    | 0                                    | 0                                        | 0                                      | 0                                          | EVENT1_<br>FULL_<br>MASK1                  | 0x00010000                              |
| R98624                 | IRQ1 MASK 13     | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | 0                                  | 0                                  | 0                                  | 0                                    | 0                                    | 0                                        | 0                                      | 0                                          | 0                                          | 0x0000000B                              |
| (0x18140)              |                  | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | 0                                  | 0                                  | 0                                  | 0                                    | 0                                    | DSP1_<br>TRB_<br>STACK_<br>ERR_<br>MASK1 | 0                                      | DSP1_<br>MIPS_<br>PROF1_<br>DONE_<br>MASK1 | DSP1_<br>MIPS_<br>PROF0_<br>DONE_<br>MASK1 | 0,00000000                              |
| R98632                 | IRQ1_MASK_15     | 0                                   | 0                        | 0                        | 0                        | 0                        | 1                        | 1                                  | 1                                  | 0                                  | 0                                  | 0                                    | 0                                    | 0                                        | 0                                      | 0                                          | 0                                          | 0x0700000F                              |
| (0x18148)              |                  | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | 0                                  | 0                                  | 0                                  | 0                                    | 0                                    | SPI2_<br>STALLING<br>_MASK1              | SPI2<br>BLOCK<br>MASK1                 | SPI2_<br>OVERCLO<br>CKED_<br>MASK1         | SPI2<br>DONE<br>MASK1                      |                                         |
| R98640<br>(0x18150)    | IRQ1_MASK_17     | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | 0                                  | 0                                  | 0                                  | 0                                    | 0                                    | 0                                        | 0                                      | TIMER2_<br>MASK1                           | TIMER1_<br>MASK1                           | 0x00030000                              |
| R98644                 | IRQ1_MASK_18     | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | 0                                  | 0                                  | 0                                  | 0                                    | 0                                    | 0                                        | 0                                      | 0                                          | 0                                          | 0x000000F                               |
| (0x18154)              |                  | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | 0                                  | 0                                  | 0                                  | 0                                    | 0                                    | TIMER_<br>ALM1_<br>CH4_<br>MASK1         | TIMER_<br>ALM1_<br>CH3_<br>MASK1       | TIMER_<br>ALM1_<br>CH2_<br>MASK1           | TIMER_<br>ALM1_<br>CH1_<br>MASK1           |                                         |
| R98872<br>(0x18238)    | IRQ1_EDGE_11     | GPIO8_<br>FALL_<br>EDGE1            | GPIO8_<br>RISE_<br>EDGE1 | GPIO7_<br>FALL_<br>EDGE1 | GPIO7_<br>RISE_<br>EDGE1 | GPIO6_<br>FALL_<br>EDGE1 | GPIO6_<br>RISE_<br>EDGE1 | GPIO5_<br>FALL_<br>EDGE1           | GPIO5_<br>RISE_<br>EDGE1           | GPIO4_<br>FALL_<br>EDGE1           | GPIO4_<br>RISE_<br>EDGE1           | GPIO3_<br>FALL_<br>EDGE1             | GPIO3_<br>RISE_<br>EDGE1             | GPIO2_<br>FALL_<br>EDGE1                 | GPIO2_<br>RISE_<br>EDGE1               | GPIO1_<br>FALL_<br>EDGE1                   | GPIO1_<br>RISE_<br>EDGE1                   | 0xFFFF0000                              |
| R1067008               | SPI2_SPI_CLK_    | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | 0                                  | 0                                  | 0                                  | 0                                    | 0                                    | 0                                        | 0                                      | 0                                          | 0                                          | 0x00000000                              |
| (0x104800)             | CONFIG           | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | 0                                  | 0                                  | 0                                  | U                                    |                                      | 12_SCLK_F                                |                                        |                                            | U                                          | 0,0000000000000000000000000000000000000 |
| (0x10480C)             |                  | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        |                                    | 0<br>2_SCLK_FF                     | 0<br>REQ_STS [                     | 0<br>15:0]                         | 0                                    | 0                                    | 0                                        | 0                                      | 0                                          | 0                                          | 0x00000000                              |
| R1067024<br>(0x104810) | SPI2_SPI_CONFIG1 | 0                                   | 0                        | 0                        | 0                        | 0<br>0                   | PI2_SS_ID                | LE_DUR [3<br>0                     | :0]<br>SPI2<br>3WIRE               | 0                                  | 0<br>SPI2<br>DPHĀ                  | 0<br>SPI2<br>CPHĀ                    | 0<br>SPI2<br>CPOL                    | SF<br>0                                  |                                        | LAY_DUR [3<br>2_SS_SEL                     |                                            | 0x00000000                              |
| R1067028<br>(0x104814) | SPI2_SPI_CONFIG2 | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | 0<br>0                             | 0                                  | 0<br>0                             | 0<br>0                               | 0                                    | 0                                        | 0                                      | 0                                          | 0<br>SPI2_SS_                              | 0x00000000                              |
| R1067044<br>(0x104824) | SPI2_SPI_CONFIG3 | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | 0                                  | 0                                  | 0                                  | 0                                    | 0                                    | 0                                        | 0                                      | 0                                          | FRC<br>SPI2_<br>STALL_EN                   | 0x0000000                               |
| · · ·                  |                  | 0                                   | 0                        | 0                        | 0                        | 0                        | 0                        | 0                                  | 0                                  | 0                                  | 0                                  | 0                                    | 0                                    | 0                                        | 0                                      | 0                                          | 0                                          |                                         |
| R1067048<br>(0x104828) | SPI2_SPI_CONFIG5 | 0                                   | 0                        | 0                        | 0                        | 0<br>SPI2_SIO_S          | 0<br>SWITCH [5:0         | 0                                  | 0                                  | 0                                  | 0                                  | 0                                    | 0                                    | 0                                        | 0                                      |                                            | 0<br>WIDTH                                 | 0x00000000                              |
| R1067052               | SPI2 SPI CONFIG6 |                                     |                          |                          |                          | IY DRV [7:               | 01                       |                                    |                                    |                                    | L                                  | L                                    |                                      | IY DATA [7:                              | ·01                                    | [1                                         | :0]                                        | 0x00000000                              |
| (0x10482C)             |                  | 0                                   | 0                        | 0                        | 0                        | 0<br>0                   | 0                        | 0                                  | 0                                  | 0                                  | 0                                  | 3                                    | _                                    | PI2_DUMM                                 | -                                      | 5:0]                                       |                                            | 0,0000000000000000000000000000000000000 |



| Register                             | Name                          | 31<br>15 | 30<br>14 | 29<br>13 | 28<br>12 | 27<br>11 | 26<br>10 | 25<br>9   | 24<br>8                           | 23<br>7       | 22<br>6       | 21<br>5      | 20<br>4            | 19<br>3                                 | 18<br>2                  | 17<br>1        | 16<br>0                              | Default    |
|--------------------------------------|-------------------------------|----------|----------|----------|----------|----------|----------|-----------|-----------------------------------|---------------|---------------|--------------|--------------------|-----------------------------------------|--------------------------|----------------|--------------------------------------|------------|
| R1067056<br>(0x104830)               | SPI2_SPI_CONFIG7              | 0        | 0        | 0        | 0        | 0        | 0        | 0         | 0                                 | 0             | 0             | 0            | 0                  | 0                                       | 0                        | 0              | 0<br>SPI2                            | 0x0000000  |
| R1067264                             |                               | 0        | 0        | 0        | 0        | 0        | 0        | 0         | 0                                 | 0             | 0             | 0            | 0                  | 0                                       | 0                        | 0              | DMA_EN                               | 0x00000000 |
| (0x104900)                           | SPI2_SPI_STATUS1              | 0        | 0        | 0        | 0        | 0        | 0        | 0         | 0                                 | 0             | 0             | 0            | 0                  | SPI2_<br>DMA_<br>BLOCK_<br>DONE_<br>STS | SPI2_<br>DMA_<br>ERR_STS | SPI2<br>ABORT  | SPI2_<br>DONE_<br>STS                | 0x00000000 |
| R1067520<br>(0x104A00)               | SPI2_CONFIG1                  | 0<br>0   | 0        | 0        | 0        | 0        | 0        | 0         | 0                                 | 0             | 0             | 0            | 0                  | 0                                       | 0                        | 0              | 0<br>SPI2_<br>START                  | 0x00000000 |
| R1067524<br>(0x104A04)               | SPI2_CONFIG2                  | 0        | 0        | 0        | 0        | 0        | 0        | 0         | 0                                 | 0             | 0             | 0            | 0                  | 0                                       | 0                        | 0              | 0<br>SPI2_<br>ABORT                  | 0x00000000 |
| R1067528<br>(0x104A08)               | SPI2_CONFIG3                  | 0        | 0        | 0        | 0        | 0        | 0        | 0         | 0                                 | 0             | 0             | 0            | 0                  | 0                                       | SPI2_<br>0               | WORD_SIZ       | ZE [2:0]<br>MD [1:0]                 | 0x00000000 |
| R1067532<br>(0x104A0C)               | SPI2_CONFIG4                  | 0        | 0        | 0        | 0        | 0        | 0        | 0         | 0<br>SPI2_TX_LE                   | 0             | 0             | Ū            | -                  | -                                       | NGTH [21:                | -              |                                      | 0x0000000  |
| R1067552<br>(0x104A20)               | SPI2_CONFIG5                  | 0        | 0        | 0        | 0        | 0        | 0        | 0         | 0                                 | 0             | 0             |              | S                  | PI2_RX_LE                               | NGTH [21:                | 16]            |                                      | 0x0000000  |
| R1067556                             | SPI2_CONFIG6                  | 0        | 0        | 0        | 0        | 0        | 0        | 0         | SPI2_RX_LE                        | 0             | 0             | 0            | 0                  | 0                                       | 0                        | 0              | 0                                    | 0x0000000  |
| (0x104A24)<br>R1067560               | SPI2_CONFIG7                  | 0        | 0        | 0        | 0        | 0        | 0        | 0         | 0                                 | 0             | 0             | 0            | SPI2<br>0          | 2_TX_BLOC                               | K_LENGTH                 | 1 [5:0]<br>0   | 0                                    | 0x00000000 |
| (0x104A28)<br>R1067564               | -<br>SPI2 CONFIG8             | 0        | 0        | 0        | 0        | 0        | 0        | 0         | 0                                 | 0             | 0             | 0            | SPI2               | RX_BLOC                                 | K_LENGTH                 | l [5:0]<br>0   | 0                                    | 0x00000000 |
| (0x104A2C)                           |                               | 0        | 0        | 0        | 0        | 0        | 0        | 0         | 0                                 | 0             | 0             | 0            | SPI2_RX_<br>DONE   | 0                                       | 0                        | 0              | SPI2_TX_<br>DONE                     |            |
| R1067568<br>(0x104A30)               | SPI2_DMA_CONFIG1              | 0        | 0        | 0        | 0        | 0        | 0        | 0         | SPI2_<br>DMA_<br>PREAMBL<br>E_EN  | 0             | 0             | 0            | 0                  | 0                                       | 0                        | 0              | 0                                    | 0x00000000 |
| R1067776                             | SPI2 STATUS1                  | 0        | 0        | 0        | 0        | 0        | 0        | 0         | 0                                 | 0             | 0             | 0            | SPI2_D             | MA_PREAN<br>0                           | MBLE_LENG                | GTH [5:0]<br>0 | 0                                    | 0x00000001 |
| (0x104B00)                           | _                             | 0        | 0        | 0        | 0        | 0        | 0        | 0         | SPI2<br>BUSY_<br>STS              | 0             | 0             | 0            | spi2_rx<br>Request | 0                                       | 0                        | 0              | spi2_tx<br>Request                   |            |
| R1067780<br>(0x104B04)               | SPI2_STATUS2                  | 0        | 0        | 0        | 0        | 0        | 0        | 0<br>SP   | 0<br>12 TX BYTE                   | 0<br>COUNT [  | 0<br>15:01    |              | SPI2               | 2_TX_BYTE                               | COUNT [2                 | 21:16]         |                                      | 0x0000000  |
| R1067784<br>(0x104B08)               | SPI2_STATUS3                  | 0        | 0        | 0        | 0        | 0        | 0        | 0         | 0<br>12_RX_BYTE                   | 0<br>COUNT [  | 0<br>15:0]    |              |                    |                                         | E_COUNT [2               | 21:16]         |                                      | 0x00000000 |
| R1067792<br>(0x104B10)               | SPI2_TX_DMA_START_<br>ADDR    | 0        | 0        | 0        | 0        | 0        |          | SPI2      | TX DMA S                          |               |               | /IA_START_   | ADDR [26:          | 16]                                     |                          |                |                                      | 0x0000000  |
| R1067796<br>(0x104B14)               | SPI2_TX_DMA_ADDR              | 0        | 0        | 0        | 0        | 0        |          | SI        | PI2_TX_DM                         |               | 5:0]          | _DMA_ADI     |                    |                                         |                          |                |                                      | 0x00000000 |
| R1067804<br>(0x104B1C)               | SPI2_RX_DMA_START_<br>ADDR    | 0        | 0        | 0        | 0        | 0        |          | SPI2_     | RX_DMA_S                          |               |               | //A_START    | _ADDR [26:         | 16]                                     |                          |                |                                      | 0x00000000 |
| R1067808<br>(0x104B20)               | SPI2_RX_DMA_ADDR              | 0        | 0        | 0        | 0        | 0        |          | SI        | PI2 RX DM                         | A ADDR [1     |               | (_DMA_AD     | DR [26:16]         |                                         |                          |                |                                      | 0x00000000 |
|                                      | SPI2_TX_DMA_<br>BLOCK_EEN     | 0        | 0        | 0        | 0        | 0        | 0        | 0<br>SPI2 | 0<br>TX DMA E                     | 0<br>LOCK LEN | 0<br>N [15:0] |              | SPI2_              | TX_DMA_B                                | LOCK_LEN                 | [21:16]        |                                      | 0x00000000 |
|                                      | SPI2_TX_DMA_BUF_<br>BLOCK_NUM | 0<br>0   | 0        | 0        | 0        | 0        | 0        | 0         | 0                                 | 0             | 0             | 0<br>SPI2 TX | 0<br>CDMA BU       | 0<br>E BLOCK                            | 0<br>NUM [7:0]           | 0              | 0                                    | 0x00000000 |
| R1067828                             | SPI2_TX_DMA_BUF_<br>BLOCK_CUR | 0        | 0        | 0        | 0        | 0        | 0        | 0         | 0                                 | 0             | 0             | 0            | 0                  | 0                                       | 0                        | 0              | 0                                    | 0x0000000  |
| R1067832                             | SPI2_RX_DMA_<br>BLOCK_LEN     | 0        | 0        | 0        | 0        | 0        | 0        | 0         | 0<br>RX DMA E                     | 0             | 0             | 5PIZ_17      | (_DMA_BU<br>SPI2_I |                                         | LOCK_LEN                 | [21:16]        |                                      | 0x00000000 |
| R1067836                             | SPI2_RX_DMA_BUF_<br>BLOCK_NUM | 0        | 0        | 0        | 0        | 0        | 0        | 0         | 0                                 |               | 0             | 0            | 0                  | 0                                       | 0                        | 0              | 0                                    | 0x00000000 |
| R1067840                             | SPI2_RX_DMA_BUF_<br>BLOCK_CUR | 0 0 0 0  | 0        | 0 0 0 0  | 0 0 0    | 0        | 0 0 0    | 0 0 0     | 0                                 | 0             | 0             | 0            | C_DMA_BU           | 0                                       | 0                        | 0              | 0                                    | 0x00000000 |
| R1068032                             | SPI2_TX_DATA                  | 0        | 0        | 0        | 0        | 0        | U        | 0         | SPI2_TX_C                         |               |               | 3FI2_10      |                    | F_BLUCK_                                | COR [7.0]                |                |                                      | 0x0000000  |
| (0x104C00)<br>R1068544<br>(0x104E00) | SPI2_RX_DATA                  |          |          |          |          |          |          |           | SPI2_TX_I<br>SPI2_RX_E<br>SPI2_RX | -             | j]            |              |                    |                                         |                          |                |                                      | 0x00000000 |
| R1114112                             | EVENTLOG1_<br>CONTROL         | 0        | 0        | 0        | 0<br>0   | 0        | 0        | 0         | 0<br>EVENTLO<br>G1_DSP<br>CLK_EN  | 0             | 0             | 0            | 0                  | 0<br>0                                  | VENTLOG1                 |                | EVENTLO                              | 0x00000000 |
| R1114120<br>(0x110008)               | EVENTLOG1_TIMER_<br>SEL       | 0        | 0        | 0        | 0<br>0   | 0        | 0        | 0         | 0                                 | 0             | 0             | 0            | 0                  | 0                                       | 0                        | 0              | 0<br>EVENTLO<br>G1_<br>TIMER_<br>SEL | 0x0000000  |
|                                      | EVENTLOG1_FIFO_<br>CONTROL1   | 0        | 0        | 0        | 0        | 0        | 0        | 0         | 0                                 | 0             | 0             | 0            | 0                  | 0<br>EVEN                               | 0<br>NTLOG1_FI           | 0<br>FO_WMAR   | 0                                    | 0x0000001  |



| (b):100:0         CONTRECT         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C <thc< th="">         C        C        &lt;</thc<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Register               | Name                        | 31<br>15           | 30<br>14           | 29<br>13           | 28<br>12           | 27<br>11           | 26<br>10           | 25<br>9            | 24<br>8           | 23<br>7           | 22<br>6           | 21<br>5           | 20<br>4           | 19<br>3           | 18<br>2            | 17<br>1            | 16<br>0           | Default    |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|--------------------|--------------------|-------------------|------------|
| Interaction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R1114140<br>(0x11001C) | EVENTLOG1_FIFO_<br>POINTER1 | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | EVENTLO<br>G1_FULL | G1_<br>WMARK_      | G1 NOT            | 0x0000000  |
| DATURE         Description         Description <thdescription< th=""> <thdescription< th=""> <thd< td=""><td></td><td></td><td>0</td><td>0</td><td>0</td><td>0</td><td>EVE</td><td>NTLOG1_F</td><td>IFO_WPTR</td><td>[3:0]</td><td>0</td><td>0</td><td>0</td><td>0</td><td>EVE</td><td>NTLOG1_F</td><td></td><td>[3:0]</td><td></td></thd<></thdescription<></thdescription<>                                                                                                                                                                                                                                                                                                                                                                       |                        |                             | 0                  | 0                  | 0                  | 0                  | EVE                | NTLOG1_F           | IFO_WPTR           | [3:0]             | 0                 | 0                 | 0                 | 0                 | EVE               | NTLOG1_F           |                    | [3:0]             |            |
| Interact         Exercise investigation of the second           | R1114176               | EVENTLOG1_CH_               |                    | -                  | -                  | -                  | -                  | -                  | -                  | -                 | -                 |                   | -                 | -                 | -                 | -                  | v                  | -                 | 0x00000000 |
| Distriction         Distriction <thdistriction< th=""> <thdistriction< th=""></thdistriction<></thdistriction<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ,                      |                             | EN                 | EN                | EN                | EN                | EN                | EN                | EN                | EN                 | EN                 | EN                |            |
| R114260         EVENTLOGI_OH_<br>DEFNE         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0 <td></td> <td></td> <td>EVENTLO<br/>G1 CH16</td> <td>EVENTLO<br/>G1 CH15</td> <td>EVENTLO<br/>G1 CH14</td> <td>EVENTLO<br/>G1 CH13</td> <td>EVENTLO<br/>G1 CH12</td> <td>EVENTLO<br/>G1 CH11</td> <td>EVENTLO<br/>G1 CH10</td> <td>EVENTLO<br/>G1 CH9</td> <td>EVENTLO<br/>G1 CH8</td> <td>EVENTLO<br/>G1 CH7</td> <td>EVENTLO<br/>G1 CH6</td> <td>EVENTLO<br/>G1 CH5</td> <td>EVENTLO<br/>G1 CH4</td> <td>EVENTLO<br/>G1 CH3</td> <td>EVENTLO<br/>G1_CH2_</td> <td>EVENTLO<br/>G1 CH1</td> <td>0x00000000</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                        |                             | EVENTLO<br>G1 CH16 | EVENTLO<br>G1 CH15 | EVENTLO<br>G1 CH14 | EVENTLO<br>G1 CH13 | EVENTLO<br>G1 CH12 | EVENTLO<br>G1 CH11 | EVENTLO<br>G1 CH10 | EVENTLO<br>G1 CH9 | EVENTLO<br>G1 CH8 | EVENTLO<br>G1 CH7 | EVENTLO<br>G1 CH6 | EVENTLO<br>G1 CH5 | EVENTLO<br>G1 CH4 | EVENTLO<br>G1 CH3  | EVENTLO<br>G1_CH2_ | EVENTLO<br>G1 CH1 | 0x00000000 |
| DÉFINE         DÉFINICE         DEFINICIÓNED EXERTIO         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0        0 <t< td=""><td>R1114240</td><td>EVENTLOG1_CH1</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td>0x00000000</td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R1114240               | EVENTLOG1_CH1               |                    |                    |                    |                    |                    |                    |                    |                   |                   |                   |                   |                   |                   |                    |                    |                   | 0x00000000 |
| Op/100640         DEFINIC         Op/1000/EVENTIO         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O         O        O         O <tho<< td=""><td></td><td></td><td>G1 CH1</td><td>G1 CH1</td><td>G1 CH1</td><td>0</td><td></td><td>0</td><td></td><td></td><td></td><td>EV</td><td>ENTLOG1_</td><td>CH1_SRC</td><td>9:0]</td><td></td><td></td><td></td><td></td></tho<<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                        |                             | G1 CH1             | G1 CH1             | G1 CH1             | 0                  |                    | 0                  |                    |                   |                   | EV                | ENTLOG1_          | CH1_SRC           | 9:0]              |                    |                    |                   |            |
| Image: bit of the bit |                        |                             | -                  |                    | -                  |                    | 0                  | 0                  | 0                  | 0                 | 0                 |                   |                   | -                 |                   | 0                  | 0                  | 0                 | 0x00000000 |
| Outcodel         DEFINE         Eleminol permic berning         Outcode         Define         Eleminol permic berning         Outcode         Define         Define <thdefine< th="">         Define         Define</thdefine<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | · · ·                  |                             | DB                 | POL                | FILT               | -                  | -                  |                    |                    |                   |                   |                   | -                 | _                 |                   | -                  |                    |                   |            |
| Chi Cell, Griod, Griod, Griod, Cell, Cell, Ce |                        |                             |                    | -                  |                    |                    |                    |                    | 0                  | 0                 | 0                 | -                 |                   |                   |                   | 0                  | 0                  | 0                 | 0x00000000 |
| (bit1008C)         DEFINE         DEFINE <thdefine< th=""> <thdefine< th=""> <thdefine< td=""><td>. ,</td><td></td><td>DB</td><td>POL</td><td>FILT</td><td></td><td>-</td><td></td><td></td><td>0</td><td>0</td><td></td><td>-</td><td></td><td></td><td>0</td><td></td><td>0</td><td>000000000</td></thdefine<></thdefine<></thdefine<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | . ,                    |                             | DB                 | POL                | FILT               |                    | -                  |                    |                    | 0                 | 0                 |                   | -                 |                   |                   | 0                  |                    | 0                 | 000000000  |
| Image:         Control of Contro of Control of Control of Control of Control of Control o          |                        |                             | -                  |                    | -                  |                    |                    |                    | U                  | U                 | U                 |                   |                   |                   |                   | U                  | U                  | U                 | 0x00000000 |
| (b.110000)         DEFINE         EVENTLOSI CHE         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0        0 <th0< th=""> <th0< td="" th<=""><td>. ,</td><td></td><td>DB</td><td>POL</td><td>FILT</td><td></td><td>-</td><td></td><td>0</td><td>0</td><td>0</td><td></td><td>-</td><td>_</td><td></td><td>0</td><td>0</td><td>0</td><td>0×00000000</td></th0<></th0<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | . ,                    |                             | DB                 | POL                | FILT               |                    | -                  |                    | 0                  | 0                 | 0                 |                   | -                 | _                 |                   | 0                  | 0                  | 0                 | 0×00000000 |
| R1114208         EVENTLOG1_CHE         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | (0x110090)             | DEFINE                      | EVENTLO<br>G1 CH5  | EVENTLO<br>G1 CH5  | EVENTLO<br>G1_CH5_ |                    |                    | -                  | 0                  |                   |                   |                   |                   |                   |                   | 0                  | 0                  | 0                 | 0x00000000 |
| (b.110084)         DEFINE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R1114260               | EVENTLOG1 CH6               |                    |                    |                    | 0                  | 0                  | 0                  | 0                  | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                  | 0                  | 0                 | 0x00000000 |
| (0.110080)         DEFINE         Eventiole remote r                   |                        |                             | G1 CH6             | G1 CH6             | G1_CH6_            | 0                  | 0                  | 0                  |                    | 1                 | 1                 | EV                | ENTLOG1_          | CH6_SRC           | 9:0]              | 1                  | <b>I</b>           |                   |            |
| Chi (G) (G)         C (G) (G)         C (G)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                        |                             | -                  |                    |                    |                    |                    | 0                  | 0                  | 0                 | 0                 |                   |                   |                   |                   | 0                  | 0                  | 0                 | 0x00000000 |
| (0x11009C)         DEFINE         EVENTLOG1_CH8_GR (P.0)         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ( ,                    |                             | G1 CH7             | G1 CH7             | G1 CH7             | 0                  | 0                  | 0                  |                    |                   |                   | EV                | ENTLOG1_          | CH7_SRC           | 9:0]              |                    |                    |                   |            |
| Circlel         Gri CHE         Gri CHE <t< td=""><td>R1114268</td><td>EVENTLOG1_CH8_</td><td></td><td>-</td><td></td><td></td><td></td><td></td><td>0</td><td>0</td><td>0</td><td></td><td></td><td>-</td><td></td><td>0</td><td>0</td><td>0</td><td>0x00000000</td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R1114268               | EVENTLOG1_CH8_              |                    | -                  |                    |                    |                    |                    | 0                  | 0                 | 0                 |                   |                   | -                 |                   | 0                  | 0                  | 0                 | 0x00000000 |
| (0x1100A0)         DEFINE         Image: Construction of the cons                   |                        |                             | G1_CH8_<br>DB      | G1_CH8_<br>POL     | G1_CH8_<br>FILT    |                    | -                  |                    |                    |                   |                   |                   | -                 |                   |                   |                    | <b>.</b>           |                   | 0.00000000 |
| R1114276         EVENTLOG1_CH10_<br>(bx1100A4)         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                        |                             | EVENTLO<br>G1 CH9  | EVENTLO<br>G1 CH9  | EVENTLO<br>G1 CH9  |                    |                    | -                  | U                  | U                 | U                 |                   | -                 | -                 | -                 | U                  | U                  | U                 | 0x00000000 |
| R114280         EVENTLOG1_CH11         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R1114276               | EVENTLOG1 CH10              |                    |                    |                    | 0                  | 0                  | 0                  | 0                  | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                  | 0                  | 0                 | 0x00000000 |
| (0x1100A8)         DEFINE         EVENTLO EVENTLO         EVENTLO EVENTLO         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0 <td>(0x1100A4)</td> <td>DEFINE</td> <td>G1 CH10</td> <td>G1 CH10</td> <td>G1 CH10</td> <td>0</td> <td>0</td> <td>0</td> <td></td> <td></td> <td></td> <td>EVE</td> <td>NTLOG1_C</td> <td>CH10_SRC</td> <td>[9:0]</td> <td></td> <td></td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | (0x1100A4)             | DEFINE                      | G1 CH10            | G1 CH10            | G1 CH10            | 0                  | 0                  | 0                  |                    |                   |                   | EVE               | NTLOG1_C          | CH10_SRC          | [9:0]             |                    |                    |                   |            |
| Gi CHII GI CHII GI CHII<br>DB         POL         FILT<br>FILT         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C <thc< th="">         C         <thc< th=""></thc<></thc<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                        |                             |                    | -                  |                    |                    |                    |                    | 0                  | 0                 | 0                 | -                 | -                 |                   |                   | 0                  | 0                  | 0                 | 0x00000000 |
| (0x1100AC)         DEFINE         EVENTIO EVENTIO EVENTIO O<br>G1 CH12 G1 CH12<br>DB         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | х <i>У</i>             |                             | G1_CH11_<br>DB     | G1_CH11_<br>POL    | G1_CH11_<br>FILT   |                    | -                  |                    |                    |                   |                   |                   | -                 | -                 |                   | -                  |                    |                   |            |
| R111428         EVENTLOG1_CH12_<br>DB         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0 <td>R1114284<br/>(0x1100AC)</td> <td>EVENTLOG1_CH12_</td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td>0</td> <td>0</td> <td>0</td> <td></td> <td></td> <td>-</td> <td></td> <td>0</td> <td>0</td> <td>0</td> <td>0x00000000</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R1114284<br>(0x1100AC) | EVENTLOG1_CH12_             |                    |                    |                    |                    |                    |                    | 0                  | 0                 | 0                 |                   |                   | -                 |                   | 0                  | 0                  | 0                 | 0x00000000 |
| R1114288         EVENTLOG1_CH13_<br>DEFINE         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0 <th0< td=""><td>(</td><td></td><td>G1_CH12_</td><td>G1 CH12</td><td>G1_CH12_</td><td>0</td><td>0</td><td>0</td><td></td><td></td><td></td><td></td><td></td><td>/112_010</td><td>[9.0]</td><td></td><td></td><td></td><td></td></th0<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | (                      |                             | G1_CH12_           | G1 CH12            | G1_CH12_           | 0                  | 0                  | 0                  |                    |                   |                   |                   |                   | /112_010          | [9.0]             |                    |                    |                   |            |
| Image: Non-State of the state of t | D111/200               |                             |                    |                    |                    | 0                  | 0                  | 0                  | 0                  | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                  | 0                  | 0                 | 0x00000000 |
| (0x1100B4)         DEFINE         EVENTLO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                        |                             | EVENTLO<br>G1_CH13 | EVENTLO<br>G1 CH13 | EVENTLO<br>G1_CH13 |                    |                    |                    | Ŭ                  | Ů                 | Ů                 | -                 | -                 | CH13_SRC          |                   | Ŭ                  | Ů                  | 0                 | 0x00000000 |
| R1114296<br>(0x1100B8)       EVENTLOG1_CH15_<br>PFINE       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0 <td></td> <td></td> <td></td> <td></td> <td></td> <td>0</td> <td>0x00000000</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                        |                             |                    |                    |                    | 0                  | 0                  | 0                  | 0                  | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                  | 0                  | 0                 | 0x00000000 |
| (0x1100B8)         DEFINE         EVENTLO         Image: Constraint of the state of the sta                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | (0x1100B4)             | DEFINE                      | G1_CH14_           | G1_CH14_           | G1_CH14_           | 0                  | 0                  | 0                  |                    |                   |                   | EVE               | NTLOG1_C          | CH14_SRC          | [9:0]             |                    |                    |                   |            |
| Citerity       G1 CH15 G1 CH15 G1 CH15 G1 CH15 DB       G1 CH15 G1 CH15 G1 CH15 G1 CH15 DB       G1 CH15 G1 CH15 G1 CH15 G1 CH15 DB       G1 CH15 G1 CH15 G1 CH15 G1 CH15 DB       G1 CH15 G1 CH15 G1 CH15 G1 CH15 DB       G1 CH15 G1 CH15 G1 CH15 G1 CH15 DB       G1 CH15 G1 CH15 G1 CH15 G1 CH15 DB       G1 CH15 G1 CH15 G1 CH15 G1 CH15 DB       G1 CH15 G1 CH15 G1 CH15 G1 CH15 DB       G1 CH15 G1 CH15 G1 CH15 G1 CH15 DB       G1 CH15 G1 CH15 G1 CH15 G1 CH15 DB       G1 CH15 G1 CH15 G1 CH15 G1 CH15 DB       G1 CH15 G1 CH15 DB       G1 CH15 G1 CH15 DB       G1 CH15 G1 CH15 G1 CH15 DB       G1 CH15 CH15 CH15 CH15 CH15 CH15 CH15 CH1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                        |                             |                    |                    |                    |                    |                    |                    | 0                  | 0                 | 0                 |                   | -                 | v                 |                   | 0                  | 0                  | 0                 | 0x00000000 |
| (0x1100BC)         DEFINE         EVENTLO         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | (0x1100B8)             | DEFINE                      | G1_CH15_<br>DB     | G1_CH15_<br>POL    | G1_CH15_<br>FILT   | -                  |                    |                    |                    | -                 | -                 | EVE               | ENTLOG1_C         | CH15_SRC          | [9:0]             | -                  |                    |                   |            |
| R1114368       EVENTLOG1_FIFO0_       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0 <td></td> <td></td> <td></td> <td>-</td> <td></td> <td></td> <td></td> <td></td> <td>0</td> <td>0</td> <td>0</td> <td></td> <td></td> <td>-</td> <td></td> <td>0</td> <td>0</td> <td>0</td> <td>0x00000000</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                        |                             |                    | -                  |                    |                    |                    |                    | 0                  | 0                 | 0                 |                   |                   | -                 |                   | 0                  | 0                  | 0                 | 0x00000000 |
| R1114368<br>(0x110100)       EVENTLOG1_FIFO0_<br>READ       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0 <td>(</td> <td></td> <td>G1_CH16_</td> <td>G1 CH16</td> <td>G1_CH16_</td> <td>U</td> <td>v</td> <td>U</td> <td></td> <td></td> <td></td> <td>EVE</td> <td></td> <td>SRC</td> <td>[0.0]</td> <td></td> <td></td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | (                      |                             | G1_CH16_           | G1 CH16            | G1_CH16_           | U                  | v                  | U                  |                    |                   |                   | EVE               |                   | SRC               | [0.0]             |                    |                    |                   |            |
| G1         G1         FIFO0         EVENTLOG1_FIFO0_TIME [31:16]         0x0000000           R1114372         EVENTLOG1_FIFO0_TIME [31:16]         0x00000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                        |                             | _                  |                    |                    | 0                  | 0                  | 0                  | 0                  | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                  | 0                  | 0                 | 0x00000000 |
| R1114372         EVENTLOG1_FIF00_         EVENTLOG1_FIF00_TIME [31:16]         0x00000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | (0x110100)             | READ                        | 0                  | 0                  | 0                  | G1_<br>FIFO0       | 0                  | 0                  |                    |                   |                   | EV                | ENTLOG1_          | FIFO0_ID [        | 9:0]              |                    |                    |                   |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R1114372               | EVENTLOG1 FIFO0             | -                  | L                  | I                  | 1.02               |                    | I                  | EVEN               | ITLOG1 FII        | FO0 TIME I        | 31:16]            |                   |                   |                   |                    |                    |                   | 0x00000000 |
| = $=$ $+$ $9$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                        |                             |                    |                    |                    |                    |                    |                    |                    |                   |                   |                   |                   |                   |                   |                    |                    |                   |            |



| Register               | Name                      | 31<br>15 | 30<br>14 | 29<br>13 | 28<br>12                         | 27<br>11 | 26<br>10 | 25<br>9   | 24<br>8  | 23<br>7                 | 22<br>6 | 21<br>5       | 20<br>4     | 19<br>3 | 18<br>2 | 17<br>1 | 16<br>0 | Default    |
|------------------------|---------------------------|----------|----------|----------|----------------------------------|----------|----------|-----------|----------|-------------------------|---------|---------------|-------------|---------|---------|---------|---------|------------|
| R1114376<br>(0x110108) | EVENTLOG1_FIFO1_<br>RFAD  | 0        | 0        | 0        | 0<br>EVENTLO                     | 0        | 0        | 0         | 0        | 0                       | 0       | 0<br>'ENTLOG1 |             | 0       | 0       | 0       | 0       | 0x0000000  |
| (0,110100)             |                           | 0        | U        | U        | G1_<br>FIF01_<br>POL             | U        | 0        |           |          |                         | Ev      | ENTLOGI_      | _FIFO1_ID [ | 9.0]    |         |         |         |            |
| R1114380<br>(0x11010C) | EVENTLOG1_FIFO1_<br>TIME  |          |          |          |                                  |          |          |           | -        | F01_TIME  <br>IF01_TIME |         |               |             |         |         |         |         | 0x0000000  |
| R1114384<br>(0x110110) | EVENTLOG1_FIFO2_          | 0        | 0        | 0        |                                  | 0        | 0        | 0         | 0        | 0                       | 0       |               | 0           | 0       | 0       | 0       | 0       | 0x0000000  |
| . ,                    |                           | U        | U        | U        | EVENTLO<br>G1_<br>FIFO2_<br>POL  | U        | U        |           |          |                         |         | 'ENTLOG1_     | FIFO2_ID [  | 9:0]    |         |         |         |            |
| R1114388<br>(0x110114) | EVENTLOG1_FIFO2_<br>TIME  |          |          | •        |                                  |          |          |           | -        | FO2_TIME  <br>IFO2_TIME |         |               |             |         |         |         |         | 0x0000000  |
| R1114392<br>(0x110118) | EVENTLOG1_FIFO3_          | 0        | 0        | 0        |                                  | 0        | 0        | 0         | 0        | 0                       | 0       |               | 0           | 0       | 0       | 0       | 0       | 0x0000000  |
| ( ,                    |                           | 0        | 0        | U        | EVENTLO<br>G1_<br>FIFO3_<br>POL  | U        | 0        |           |          |                         |         | 'ENTLOG1_     | _FIFO3_ID [ | 9.0]    |         |         |         |            |
| R1114396<br>(0x11011C) | EVENTLOG1_FIFO3_<br>TIME  |          |          |          |                                  |          |          |           | -        | FO3_TIME                | -       |               |             |         |         |         |         | 0x0000000  |
| R1114400<br>(0x110120) | EVENTLOG1_FIFO4_          | 0        | 0        | 0        |                                  | 0        | 0        | 0         | 0        | 0                       | 0       |               |             | 0       | 0       | 0       | 0       | 0x0000000  |
| (02110120)             |                           | 0        | 0        | 0        | EVENTLO<br>G1_<br>FIFO4_<br>POL  | 0        | 0        |           |          |                         |         | 'ENTLOG1_     | FIFO4_ID [  | 9:0]    |         |         |         |            |
| R1114404<br>(0x110124) | EVENTLOG1_FIFO4_<br>TIME  |          |          |          |                                  |          |          |           |          | F04_TIME (<br>IF04_TIME |         |               |             |         |         |         |         | 0x00000000 |
| R1114408               | EVENTLOG1_FIFO5_          | 0        | 0        | 0        | 0                                | 0        | 0        | 0         | 0        | 0                       | 0       | 0             | 0           | 0       | 0       | 0       | 0       | 0x0000000  |
| (0x110128)             | READ                      | 0        | 0        | 0        | EVENTLO<br>G1_<br>FIFO5_<br>POL  | 0        | 0        |           |          |                         | EV      | 'ENTLOG1_     | _FIFO5_ID [ | 9:0]    |         |         |         |            |
| R1114412<br>(0x11012C) | EVENTLOG1_FIFO5_<br>TIME  |          |          |          |                                  |          |          |           |          | FO5_TIME (<br>IFO5_TIME |         |               |             |         |         |         |         | 0x00000000 |
| R1114416               | EVENTLOG1_FIFO6_          | 0        | 0        | 0        | 0                                | 0        | 0        | 0         | 0        | 0                       | 0       | 0             | 0           | 0       | 0       | 0       | 0       | 0x0000000  |
| (0x110130)             | READ                      | 0        | 0        | 0        | EVENTLO<br>G1_<br>FIFO6_<br>POL  | 0        | 0        |           |          |                         | EV      | 'ENTLOG1_     | FIFO6_ID [  | 9:0]    |         |         |         |            |
| R1114420<br>(0x110134) | EVENTLOG1_FIFO6_<br>TIME  |          |          |          |                                  |          |          |           | -        | FO6_TIME                | -       |               |             |         |         |         |         | 0x00000000 |
| R1114424               | EVENTLOG1_FIFO7_          | 0        | 0        | 0        | 0                                | 0        | 0        | 0         | 0        | 0                       | 0       | 0             | 0           | 0       | 0       | 0       | 0       | 0x00000000 |
| (0x110138)             | READ                      | 0        | 0        | 0        | EVENTLO<br>G1_<br>FIFO7_<br>POL  | 0        | 0        |           |          |                         | EV      | 'ENTLOG1_     | FIFO7_ID [  | 9:0]    |         |         |         |            |
| R1114428<br>(0x11013C) | EVENTLOG1_FIFO7_<br>TIME  |          |          | •        |                                  |          |          |           |          | F07_TIME  <br>IF07_TIME |         |               |             |         |         |         |         | 0x0000000  |
| R1114432               | EVENTLOG1_FIFO8_          | 0        | 0        | 0        | 0                                | 0        | 0        | 0         | 0        | 0                       | 0       | 0             | 0           | 0       | 0       | 0       | 0       | 0x0000000  |
| (0x110140)             | READ                      | 0        | 0        | 0        | EVENTLO<br>G1_<br>FIFO8_<br>POL  | 0        | 0        |           |          |                         | EV      | 'ENTLOG1_     | FIFO8_ID [  | 9:0]    |         |         |         |            |
| R1114436<br>(0x110144) | EVENTLOG1_FIFO8_<br>TIME  |          |          | •        |                                  |          |          |           |          | FO8_TIME  <br>IFO8_TIME |         |               |             |         |         |         |         | 0x0000000  |
|                        | EVENTLOG1 FIFO9           | 0        | 0        | 0        | 0                                | 0        | 0        | 0         | 0        | 0                       | 0       | 0             | 0           | 0       | 0       | 0       | 0       | 0x0000000  |
| (02110146)             | READ                      | 0        | 0        | 0        | EVENTLO<br>G1_<br>FIFO9_<br>POL  | 0        | 0        |           |          |                         | EV      | 'ENTLOG1_     | _FIFO9_ID [ | 9:0]    |         |         |         |            |
| R1114444<br>(0x11014C) | EVENTLOG1_FIFO9_<br>TIME  |          |          |          |                                  |          |          |           |          | FO9_TIME                |         |               |             |         |         |         |         | 0x00000000 |
| R1114448               | EVENTLOG1 FIFO10          | 0        | 0        | 0        | 0                                | 0        | 0        | 0         | 0        | 0                       | 0       | 0             | 0           | 0       | 0       | 0       | 0       | 0x0000000  |
| (0x110150)             | READ                      | 0        | 0        | 0        | EVENTLO<br>G1_<br>FIFO10_<br>POL | 0        | 0        |           |          |                         | EV      | ENTLOG1_      | FIFO10_ID   | [9:0]   |         |         |         |            |
| R1114452<br>(0x110154) | EVENTLOG1_FIFO10_<br>TIME |          |          | •        |                                  |          |          |           |          | FO10_TIME<br>FO10_TIME  |         |               |             |         |         |         |         | 0x0000000  |
| R1114456               | EVENTLOG1_FIFO11_         | 0        | 0        | 0        | 0                                | 0        | 0        | 0         | 0        | 0                       | 0       | 0             | 0           | 0       | 0       | 0       | 0       | 0x0000000  |
| (0x110158)             | READ                      | 0        | 0        | 0        | EVENTLO<br>G1_<br>FIFO11_<br>POL | 0        | 0        |           |          |                         | EV      | ENTLOG1_      | FIFO11_ID   | [9:0]   |         |         |         |            |
| R1114460<br>(0x11015C) | EVENTLOG1_FIFO11_         |          |          | 1        |                                  |          | 1        |           | -        | FO11_TIME               |         |               |             |         |         |         |         | 0x0000000  |
| R1114464               | EVENTLOG1 FIF012          | 0        | 0        | 0        | 0                                | 0        | 0        | EVEN<br>0 | 0        | FO11_TIME<br>0          | 0       | 0             | 0           | 0       | 0       | 0       | 0       | 0x0000000  |
| (0x110160)             | READ – –                  | 0        | 0        | 0        | EVENTLO<br>G1_<br>FIFO12_<br>POL | 0        | 0        |           |          | -                       | EV      | ENTLOG1_      | FIFO12_ID   | [9:0]   | -       |         |         |            |
| R1114468               | EVENTLOG1_FIFO12_         |          |          |          |                                  |          | I        |           | _        | O12_TIME                |         |               |             |         |         |         |         | 0x0000000  |
| (0x110164)             | IIME                      |          |          |          |                                  |          |          | EVEN      | TLOG1_FI | FO12_TIME               | [15:0]  |               |             |         |         |         |         |            |



| Register               | Name                      | 31<br>15              | 30<br>14 | 29<br>13 | 28<br>12                         | 27<br>11 | 26<br>10 | 25<br>9 | 24<br>8  | 23<br>7                   | 22<br>6 | 21<br>5  | 20<br>4                    | 19<br>3 | 18<br>2 | 17<br>1              | 16<br>0                     | Default    |
|------------------------|---------------------------|-----------------------|----------|----------|----------------------------------|----------|----------|---------|----------|---------------------------|---------|----------|----------------------------|---------|---------|----------------------|-----------------------------|------------|
| R1114472               | EVENTLOG1_FIFO13_         | 0                     | 0        | 0        | 0                                | 0        | 0        | 0       | 0        | 0                         | 0       | 0        | 0                          | 0       | 0       | 0                    | 0                           | 0x00000000 |
| (0x110168)             | READ                      | 0                     | 0        | 0        | EVENTLO<br>G1_<br>FIFO13_<br>POL | 0        | 0        |         |          |                           | EVE     | ENTLOG1_ | FIFO13_ID                  | [9:0]   |         |                      |                             |            |
| R1114476<br>(0x11016C) | EVENTLOG1_FIFO13_<br>TIME |                       |          |          |                                  |          | 1        |         |          | O13_TIME<br>FO13_TIME     |         |          |                            |         |         |                      |                             | 0x0000000  |
| R1114480               | EVENTLOG1_FIFO14_         | 0                     | 0        | 0        | 0                                | 0        | 0        | 0       | 0        | 0                         | 0       | 0        | 0                          | 0       | 0       | 0                    | 0                           | 0x00000000 |
| (0x110170)             | READ                      | 0                     | 0        | 0        | EVENTLO<br>G1_<br>FIFO14_<br>POL | 0        | 0        |         |          |                           | EVE     | ENTLOG1_ | FIFO14_ID                  | [9:0]   |         |                      |                             |            |
| R1114484<br>(0x110174) | EVENTLOG1_FIFO14_<br>TIME |                       |          |          |                                  |          |          |         |          | O14_TIME<br>FO14_TIME     |         |          |                            |         |         |                      |                             | 0x00000000 |
| R1114488               | EVENTLOG1_FIFO15_         | 0                     | 0        | 0        | 0                                | 0        | 0        | 0       | 0        | 0                         | 0       | 0        | 0                          | 0       | 0       | 0                    | 0                           | 0x00000000 |
| (0x110178)             |                           | 0                     | 0        | 0        | EVENTLO<br>G1_<br>FIFO15_<br>POL | 0        | 0        |         |          |                           |         | NILOG1_  | FIFO15_ID                  | [9:0]   |         |                      |                             |            |
| R1114492<br>(0x11017C) | EVENTLOG1_FIFO15_<br>TIME |                       |          |          |                                  |          |          |         |          | O15_TIME<br>FO15_TIME     |         |          |                            |         |         |                      |                             | 0x00000000 |
| R1130496               | ALM1_TIMER                | 0                     | 0        | 0        | 0                                | 0        | 0        | 0       | 0        | 0                         | 0       | 0        | 0                          | 0       | 0       | 0                    | 0                           | 0x00000000 |
| (0x114000)             |                           | 0                     | 0        | 0        | 0                                | 0        | 0        | 0       | 0        | 0                         | 0       | 0        | 0                          | 0       | 0       | 0                    | ALM1_<br>TIMER_<br>SRC      | 0-00000000 |
| R1130528<br>(0x114020) | ALM1_CONFIG1              | 0                     | 0        | 0        | 0                                | 0        | 0        | 0       | 0        | 0                         | 0       | 0        | ALM1_<br>CH1_<br>CONT      | 0       | 0       | ALM1_CH<br>MODE      | 1 TRIG                      | 0x00000000 |
| R1130532<br>(0x114024) | ALM1_CTRL1                | 0<br>ALM1_<br>CH1_UPD | 0        | 0        | 0                                | 0        | 0        | 0       | 0        | 0                         | 0       | 0        | 0<br>ALM1_<br>CH1_<br>STOP | 0       | 0       | 0                    | 0<br>ALM1_<br>CH1_<br>START | 0x00000000 |
| R1130536<br>(0x114028) | ALM1_TRIG_VAL1            |                       |          | 1        |                                  |          |          |         |          | RIG_VAL [3'               |         |          |                            |         |         | 1                    |                             | 0x0000000  |
|                        | ALM1_PULSE_DUR1           |                       |          |          |                                  |          |          |         |          | RIG_VAL [1<br>_SE_DUR [3  | -       |          |                            |         |         |                      |                             | 0x00000000 |
| (0x11402C)             |                           |                       |          |          |                                  | 0        |          |         |          | LSE_DUR [                 |         |          |                            |         |         |                      |                             |            |
| R1130544<br>(0x114030) | ALM1_STATUS1              | 0                     | 0        | 0        | 0                                | 0        | 0        | 0       | 0        | 0                         | 0       | 0        | 0                          | 0       | 0       | 0                    | 0<br>ALM1<br>CH1_STS        | 0x00000000 |
| R1130560<br>(0x114040) | ALM1_CONFIG2              | 0                     | 0        | 0        | 0                                | 0        | 0        | 0       | 0        | 0                         | 0       | 0        | 0<br>ALM1_<br>CH2_<br>CONT | 0       | 0       | 0<br>ALM1_CH<br>MODE | 0<br>2_TRIG_<br>[1:0]       | 0x00000000 |
| R1130564<br>(0x114044) | ALM1_CTRL2                | 0<br>ALM1_<br>CH2_UPD | 0        | 0        | 0                                | 0<br>0   | 0        | 0       | 0        | 0                         | 0       | 0        | 0<br>ALM1_<br>CH2_<br>STOP | 0       | 0       | 0                    | 0<br>ALM1_<br>CH2_<br>START | 0x00000000 |
| R1130568               | ALM1_TRIG_VAL2            |                       |          |          |                                  |          |          |         |          | RIG_VAL [3                |         |          |                            |         |         |                      |                             | 0x00000000 |
| (0x114048)<br>R1130572 | ALM1 PULSE DUR2           |                       |          |          |                                  |          |          |         |          | RIG_VAL [1<br>_SE_DUR [3  |         |          |                            |         |         |                      |                             | 0x00000000 |
| (0x11404C)             |                           |                       |          |          |                                  |          |          | ALM     | 1_CH2_PU | LSE_DUR [                 | 15:0]   |          |                            |         |         |                      |                             |            |
| R1130576<br>(0x114050) | ALM1_STATUS2              | 0                     | 0        | 0        | 0                                | 0        | 0        | 0       | 0        | 0                         | 0       | 0        | 0                          | 0       | 0       | 0                    |                             | 0x00000000 |
| R1130592<br>(0x114060) | ALM1_CONFIG3              | 0                     | 0        | 0        | 0                                | 0        | 0        | 0       | 0        | 0                         | 0       | 0        | 0<br>ALM1_<br>CH3_<br>CONT | 0       | 0       | 0<br>ALM1_CH<br>MODE | 0<br>3_TRIG_<br>11:01       | 0x00000000 |
| R1130596<br>(0x114064) | ALM1_CTRL3                | 0<br>ALM1             | 0        | 0        | 0                                | 0        | 0        | 0       | 0        | 0                         | 0       | 0        | 0<br>ALM1                  | 0       | 0       | 0                    | 0<br>ALM1_                  | 0x00000000 |
|                        |                           | CH3_UPD               |          |          |                                  |          |          |         |          |                           |         |          | CH3_<br>STOP               |         |         |                      | CH3_<br>START               |            |
| R1130600<br>(0x114068) | ALM1_TRIG_VAL3            |                       |          |          |                                  |          |          |         |          | RIG_VAL [3'<br>RIG_VAL [1 |         |          |                            |         |         |                      |                             | 0x00000000 |
| R1130604<br>(0x11406C) | ALM1_PULSE_DUR3           |                       |          |          |                                  |          |          |         |          | _SE_DUR [                 |         |          |                            |         |         |                      |                             | 0x00000000 |
| R1130608<br>(0x114070) | ALM1_STATUS3              | 0                     | 0<br>0   | 0        | 0                                | 0<br>0   | 0        | 0       | 0        | 0                         | 0       | 0        | 0                          | 0       | 0       | 0                    | 0<br>ALM1<br>CH3 STS        | 0x00000000 |
| R1130624<br>(0x114080) | ALM1_CONFIG4              | 0                     | 0        | 0        | 0                                | 0<br>0   | 0        | 0<br>0  | 0        | 0                         | 0<br>0  | 0<br>0   | 0<br>ALM1_<br>CH4          | 0       | 0       | 0<br>ALM1_CH<br>MODE | 0<br>4 TRIG                 | 0x00000000 |
| R1130628               | ALM1_CTRL4                | 0                     | 0        | 0        | 0                                | 0        | 0        | 0       | 0        | 0                         | 0       | 0        | CONT<br>0                  | 0       | 0       | 0                    | 0                           | 0x00000000 |
| (0x114084)             | _                         | ALM1_<br>CH4_UPD      | 0        | 0        | 0                                | 0        | 0        | 0       | 0        | 0                         | 0       | 0        | ALM1_<br>CH4_<br>STOP      | 0       | 0       | 0                    | ALM1_<br>CH4_<br>START      |            |
| R1130632<br>(0x114088) | ALM1_TRIG_VAL4            |                       |          |          |                                  |          |          |         |          | RIG_VAL [3'<br>RIG_VAL [1 |         |          |                            |         |         |                      |                             | 0x00000000 |
| R1130636               | ALM1_PULSE_DUR4           |                       |          |          |                                  |          |          | ALM     | 1_CH4_PU | _SE_DUR [                 | 31:16]  |          |                            |         |         |                      |                             | 0x00000000 |
| (0x11408C)             | -                         |                       |          |          |                                  |          |          | ALM     | 1_CH4_PU | LSE_DUR [                 | 15:0]   |          |                            |         |         |                      |                             |            |



| Register               | Name                        | 31<br>15                   | 30<br>14                   | 29<br>13                   | 28<br>12                   | 27<br>11                   | 26<br>10                 | 25<br>9                    | 24<br>8                  | 23<br>7                  | 22<br>6                  | 21<br>5                  | 20<br>4                  | 19<br>3                  | 18<br>2                  | 17<br>1                  | 16<br>0                  | Default    |
|------------------------|-----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|--------------------------|----------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|------------|
| R1130640<br>(0x114090) | ALM1_STATUS4                | 0                          | 0                          | 0                          | 0                          | 0                          | 0                        | 0                          | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0<br>ALM1<br>CH4 STS     | 0x0000000  |
| R1146880<br>(0x118000) | TIMER1_CONTROL              | 0                          | 0                          | 0                          | 0                          | 0                          | 0                        | 0                          | 0                        | 0                        | 0                        | TIMER1_<br>CONT          | TIMER1_<br>DIR           | 0                        | TIMER                    | 1_PRESCA                 | _                        | 0x00000000 |
| ()                     |                             | 0                          | TIMER1                     | _REFCLK_                   | DIV [2:0]                  | 0                          | TIMER1_                  | REFCLK_F<br>[2:0]          | REQ_SEL                  | 0                        | 0                        | 0                        | 0                        | TI                       | MER1_REF                 | CLK_SRC                  | [3:0]                    |            |
| R1146884<br>(0x118004) | TIMER1_COUNT_<br>PRESET     |                            |                            |                            |                            |                            | •                        |                            |                          | COUNT [3                 |                          |                          |                          |                          |                          |                          |                          | 0x00000000 |
| R1146892               | TIMER1_START_AND_           | 0                          | 0                          | 0                          | 0                          | 0                          | 0                        | 0                          | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0x0000000  |
| ,                      |                             | 0                          | 0                          | 0                          | 0                          | 0                          | 0                        | 0                          | 0                        | 0                        | 0                        | 0                        | TIMER1_<br>STOP          | 0                        | 0                        | 0                        | TIMER1_<br>START         |            |
| R1146896<br>(0x118010) | TIMER1_STATUS               | 0                          | 0                          | 0                          | 0                          | 0                          | 0                        | 0                          | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0<br>TIMER1_<br>RUNNING  | 0x0000000  |
|                        | TIMER1_COUNT_<br>READBACK   |                            |                            |                            |                            |                            |                          |                            |                          | COUNT [3                 |                          |                          |                          |                          |                          |                          | _STS                     | 0x0000000  |
| R1146904<br>(0x118018) | TIMER1_DSP_CLOCK_<br>CONFIG | 0                          | 0                          | 0                          | 0                          | 0                          | 0                        | 0<br>TIMER                 | 0<br>1 DSPCI K           | 0<br>FREQ SE             | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0x00000000 |
| R1146908<br>(0x11801C) | TIMER1_DSP_CLOCK_<br>STATUS | 0                          | 0                          | 0                          | 0                          | 0                          | 0                        | 0                          | 0                        | 0<br>FREQ ST             | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0x00000000 |
| R1147136               | TIMER2_CONTROL              | 0                          | 0                          | 0                          | 0                          | 0                          | 0                        | 0                          |                          | 0                        | 0                        | TIMER2_<br>CONT          | TIMER2_<br>DIR           | 0                        | TIMER                    | 2_PRESCA                 | ALE [2:0]                | 0x00000000 |
| (0x118100)             |                             | 0                          | TIMER2                     | _REFCLK_                   | DIV [2:0]                  | 0                          | TIMER2_                  | REFCLK_F<br>[2:0]          | REQ_SEL                  | 0                        | 0                        | 0                        | 0                        | TI                       | MER2_REF                 | CLK_SRC                  | [3:0]                    | -          |
| R1147140<br>(0x118104) | TIMER2_COUNT_<br>PRESET     |                            |                            |                            |                            |                            |                          |                            |                          | COUNT [3<br>COUNT [1     |                          |                          |                          |                          |                          |                          |                          | 0x0000000  |
| R1147148<br>(0x11810C) | TIMER2_START_AND_<br>STOP   | 0                          | 0                          | 0                          | 0                          | 0                          | 0                        | 0                          | 0                        | 0                        | 0                        | 0                        | 0<br>TIMER2_             | 0                        | 0                        | 0                        | 0<br>TIMER2_<br>START    | 0x0000000  |
| R1147152<br>(0x118110) | TIMER2_STATUS               | 0                          | 0                          | 0                          | 0                          | 0                          | 0                        | 0                          | 0                        | 0                        | 0                        | 0                        | STOP<br>0<br>0           | 0                        | 0                        | 0                        | 0<br>TIMER2              | 0x00000000 |
|                        |                             |                            |                            |                            |                            |                            |                          |                            |                          |                          |                          |                          |                          |                          |                          |                          | RUNNING<br>_STS          |            |
|                        | TIMER2_COUNT_<br>READBACK   |                            |                            |                            |                            |                            |                          |                            |                          | COUNT [3<br>COUNT [1     | -                        |                          |                          |                          |                          |                          |                          | 0x00000000 |
| R1147160<br>(0x118118) | TIMER2_DSP_CLOCK_<br>CONFIG | 0                          | 0                          | 0                          | 0                          | 0                          | 0                        | 0<br>TIMER                 | 0<br>2 DSPCLK            | 0<br>FREQ SE             | 0<br>L [15:0]            | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0x0000000  |
| R1147164<br>(0x11811C) | TIMER2_DSP_CLOCK_<br>STATUS | 0                          | 0                          | 0                          | 0                          | 0                          | 0                        | 0                          | 0                        | 0<br>FREQ ST             | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0x00000000 |
| R1167360<br>(0x11D000) | DSPGP_STATUS1               | 0<br>DSPGP16               |                            | 0<br>DSPGP14               |                            |                            | 0<br>DSPGP11             | 0<br>DSPGP10               | 0<br>DSPGP9_             | 0<br>DSPGP8_             | 0<br>DSPGP7_             | 0<br>DSPGP6_             | 0<br>DSPGP5_             | 0<br>DSPGP4_             | 0<br>DSPGP3_             | 0<br>DSPGP2_             | 0<br>DSPGP1_             | 0x0000000  |
| R1167424               | DSPGP_SET1_MASK1            | _STS<br>0                  | _STS<br>0                  | _STS<br>0                  | _STS<br>0                  | _STS<br>0                  | STS<br>0                 | _STS<br>0                  | STS<br>0                 | 0x0000FFFF |
| (0x11D040)             |                             | DSPGP16<br>_SET1_<br>_MASK | DSPGP15<br>_SET1_<br>_MASK | DSPGP14<br>_SET1_<br>_MASK | DSPGP13<br>_SET1_<br>_MASK | DSPGP12<br>_SET1_<br>_MASK | DSPGP11<br>SET1<br>MASK  | DSPGP10<br>_SET1_<br>_MASK | DSPGP9_<br>SET1_<br>MASK | DSPGP8_<br>SET1_<br>MASK | DSPGP7_<br>SET1_<br>MASK | DSPGP6_<br>SET1_<br>MASK | DSPGP5_<br>SET1_<br>MASK | DSPGP4_<br>SET1_<br>MASK | DSPGP3_<br>SET1_<br>MASK | DSPGP2_<br>SET1_<br>MASK | DSPGP1_<br>SET1_<br>MASK |            |
| R1167440<br>(0x11D050) | DSPGP_SET1_<br>DIRECTION1   | 0<br>DSPGP16               | 0<br>DSPGP15               | 0<br>DSPGP14               | 0<br>DSPGP13               | 0<br>DSPGP12               | 0<br>DSPGP11             | 0<br>DSPGP10               | 0<br>DSPGP9              | 0<br>DSPGP8              | 0<br>DSPGP7              | 0<br>DSPGP6              | 0<br>DSPGP5              | 0<br>DSPGP4              | 0<br>DSPGP3              | 0<br>DSPGP2              | 0<br>DSPGP1              | 0x0000FFFF |
| . ,                    |                             | _SET1_<br>DIR              | _SET1_<br>DIR              | _SET1_<br>DIR              | _SET1_<br>DIR              | _SET1_<br>DIR              | SET1_DIR                 |                            |                          | SET1_DIR                 | SET1_DIF                 | SET1_DIR                 | SET1_DIR                 | SET1_DIR                 | SET1_DIR                 | SET1_DIF                 | SET1_DIR                 |            |
| R1167456<br>(0x11D060) | DSPGP_SET1_LEVEL1           | 0<br>DSPGP16<br>SET1       | 0<br>DSPGP15<br>_SET1_     | 0<br>DSPGP14<br>SET1       | 0<br>DSPGP13<br>SET1       | 0<br>DSPGP12<br>SET1       | 0<br>DSPGP11<br>SET1 LVL | 0<br>DSPGP10<br>SET1       | 0<br>DSPGP9<br>SET1 LVL  | 0<br>DSPGP8<br>SET1 LVL  | 0<br>DSPGP7<br>SET1 LVI  | 0<br>DSPGP6<br>SET1 LVL  | 0<br>DSPGP5<br>SET1 LVL  | 0<br>DSPGP4<br>SET1 LVL  | 0<br>DSPGP3<br>SET1 LVL  | 0<br>DSPGP2<br>SET1 LVI  | 0<br>DSPGP1<br>SET1 LVL  | 0x0000000  |
| R1167488               | DSPGP SET2 MASK1            | - LVL -                    | 0                        | - LVL -                    | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0x0000FFFF |
| (0x11D080)             |                             | DSPGP16<br>_SET2_<br>_MASK | DSPGP15<br>_SET2_<br>_MASK | DSPGP14<br>_SET2_<br>_MASK | DSPGP13<br>_SET2_<br>_MASK | DSPGP12<br>_SET2_<br>_MASK | DSPGP11<br>SET2<br>MASK  | DSPGP10<br>_SET2_<br>_MASK | DSPGP9_<br>SET2_<br>MASK | DSPGP8_<br>SET2_<br>MASK | DSPGP7_<br>SET2_<br>MASK | DSPGP6_<br>SET2_<br>MASK | DSPGP5_<br>SET2_<br>MASK | DSPGP4_<br>SET2_<br>MASK | DSPGP3_<br>SET2_<br>MASK | DSPGP2_<br>SET2_<br>MASK | DSPGP1_<br>SET2_<br>MASK |            |
|                        | DSPGP_SET2_<br>DIRECTION1   | 0<br>DSPGP16               | 0<br>DSPGP15               | 0<br>DSPGP14               | 0<br>DSPGP13               | 0<br>DSPGP12               | 0<br>DSPGP11             | 0<br>DSPGP10               | 0<br>DSPGP9              | 0<br>DSPGP8              | 0<br>DSPGP7              | 0<br>DSPGP6              | 0<br>DSPGP5              | 0<br>DSPGP4              | 0<br>DSPGP3              | 0<br>DSPGP2              | 0<br>DSPGP1              | 0x0000FFFF |
| (*****)                |                             | _SET2_<br>DIR              | _SET2_<br>DIR              | _SET2_<br>DIR              | _SET2_<br>DIR              | _SET2_<br>DIR              | SET2_DIR                 | SET2_<br>DIR               |                          | SET2_DIR                 | SET2_DIF                 | SET2_DIR                 | SET2_DIR                 | SET2_DIR                 | SET2_DIR                 | SET2_DIF                 | SET2_DIR                 |            |
| R1167520<br>(0x11D0A0) | DSPGP_SET2_LEVEL1           | 0<br>DSPGP16               |                            | 0<br>DSPGP14               | 0<br>DSPGP13               |                            | 0<br>DSPGP11             | 0<br>DSPGP10               | 0<br>DSPGP9              | 0<br>DSPGP8              | 0<br>DSPGP7              | 0<br>DSPGP6              | 0<br>DSPGP5              | 0<br>DSPGP4              | 0<br>DSPGP3              | 0<br>DSPGP2              | 0<br>DSPGP1<br>SET2_LVL  | 0x0000000  |
| D1167550               | DEDCD SET2 MASK1            | _SET2_<br>LVL<br>0         | _SET2_<br>LVL<br>0         | _SET2_<br>LVL<br>0         | _SET2_<br>LVL<br>0         | _SET2_<br>LVL<br>0         | SET2_LVĒ                 |                            | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        | 0                        |            |
| R1167552<br>(0x11D0C0) | DSPGP_SET3_MASK1            | DSPGP16<br>SET3            | DSPGP15<br>SET3            | DSPGP14<br>SET3            | DSPGP13<br>SET3            | DSPGP12<br>SET3            | DSPGP11<br>SET3          | DSPGP10<br>SET3            | DSPGP9_<br>SET3          | DSPGP8_<br>SET3          | DSPGP7_<br>SET3          | DSPGP6_<br>SET3          | DSPGP5_<br>SET3          | DSPGP4_<br>SET3          | DSPGP3_<br>SET3          | DSPGP2_<br>SET3          | DSPGP1_<br>SET3          | 0x0000FFFF |
|                        | DSPGP_SET3_                 | MASK<br>0                  | MASK<br>0                  | MASK<br>0                  | MASK<br>0                  | MASK<br>0                  | MASK<br>0                | MASK<br>0                  | MASK<br>0                | MASK<br>0                | MASK<br>0                | MASK<br>0                | MASK<br>0                | MASK<br>0                | MASK<br>0                | MASK<br>0                | MASK<br>0                | 0x0000FFFF |
|                        | DIRECTION1                  | DSPGP16<br>_SET3_<br>_DIR  | DSPGP15<br>_SET3_<br>_DIR  | DSPGP14<br>_SET3_<br>_DIR  | DSPGP13<br>_SET3_<br>_DIR  | DSPGP12<br>_SET3_<br>_DIR  | DSPGP11<br>SET3_DIR      | DSPGP10<br>_SET3_<br>_DIR  | DSPGP9<br>SET3_DIR       | DSPGP8<br>SET3_DIR       | DSPGP7<br>SET3_DIF       | DSPGP6<br>SET3_DIR       | DSPGP5<br>SET3_DIR       | DSPGP4<br>SET3_DIR       | DSPGP3<br>SET3_DIR       | DSPGP2<br>SET3_DIF       | DSPGP1<br>SET3_DIR       |            |
| R1167584<br>(0x11D0E0) | DSPGP_SET3_LEVEL1           | 0                          | 0                          | 0                          | 0                          | 0                          |                          | 0                          |                          |                          |                          |                          |                          |                          |                          | 0                        |                          | 0x00000000 |
|                        | 1                           | DSPGP16<br>SET3            | DSPGP15<br>SET3            | DSPGP14<br>SET3            | DSPGP13<br>SET3            | DSPGP12<br>SET3            | DSPGP11<br>SET3_LVL      | DSPGP10<br>SET3            | DSPGP9<br>SET3 LVL       | DSPGP8<br>SET3 LVL       | DSPGP7<br>SET3 LVĪ       | SET3 LVL                 | DSPGP5<br>SET3 LVL       | DSPGP4<br>SET3_UVI       | DSPGP3<br>SET3 LVI       | DSPGP2<br>SET3 LVI       | DSPGP1<br>SET3 LVL       | ·          |



| Table 6-1. | Register | Мар | Definition | (Cont.) |
|------------|----------|-----|------------|---------|
|------------|----------|-----|------------|---------|

| Register                 | Name                               | 31<br>15                  | 30<br>14           | 29<br>13                   | 28<br>12                   | 27<br>11                     | 26<br>10                  | 25<br>9                 | 24<br>8                  | 23<br>7                   | 22<br>6                 | 21<br>5                 | 20<br>4                  | 19<br>3                  | 18<br>2                  | 17<br>1                  | 16<br>0                  | Default    |
|--------------------------|------------------------------------|---------------------------|--------------------|----------------------------|----------------------------|------------------------------|---------------------------|-------------------------|--------------------------|---------------------------|-------------------------|-------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|------------|
| R1167616<br>(0x11D100)   | DSPGP_SET4_MASK1                   | 0                         | 0<br>DSPGP15       | 0                          | 0                          | 0                            | 0                         | 0                       | 0                        | 0                         | 0                       | 0                       | 0                        | 0                        | 0                        | 0                        | 0                        | 0x0000FFFF |
| (0,110100)               |                                    | DSPGP16<br>_SET4_<br>MASK | _SET4_<br>_MASK    | DSPGP14<br>_SET4_<br>_MASK | DSPGP13<br>_SET4_<br>_MASK | DSPGP12<br>_SET4_<br>_MASK   | DSPGP11_<br>SET4_<br>MASK | DSPGP10<br>SET4<br>MASK | DSPGP9_<br>SET4_<br>MASK | DSPGP8_<br>SET4_<br>MASK  | DSPGP7_<br>SET4<br>MASK | DSPGP6_<br>SET4<br>MASK | DSPGP5_<br>SET4_<br>MASK | DSPGP4_<br>SET4_<br>MASK | DSPGP3_<br>SET4_<br>MASK | DSPGP2_<br>SET4_<br>MASK | DSPGP1_<br>SET4_<br>MASK |            |
|                          | DSPGP_SET4_<br>DIRECTION1          | 0<br>DSPGP16              | 0<br>DSPGP15       | 0<br>DSPGP14               | 0<br>DSPGP13               |                              | 0<br>DSPGP11              | 0<br>DSPGP10            | 0<br>DSPGP9              | 0<br>DSPGP8               | 0<br>DSPGP7             | 0<br>DSPGP6             | 0<br>DSPGP5              | 0<br>DSPGP4              | 0<br>DSPGP3              | 0<br>DSPGP2              | 0<br>DSPGP1              | 0x0000FFFF |
| ()                       |                                    | _SET4_<br>DIR             | _SET4_<br>DIR      | _SET4_<br>DIR              | _SET4_<br>DIR              | _SET4_<br>DIR                | SET4_DIR                  |                         | SET4_DIR                 | SET4_DIR                  | SET4_DIR                | SET4_DIR                | SET4_DIR                 | SET4_DIR                 | SET4_DIR                 | SET4_DIR                 | SET4_DIR                 |            |
| R1167648<br>(0x11D120)   | DSPGP_SET4_LEVEL1                  | 0<br>DSPGP16              | 0<br>DSPGP15       | 0<br>DSPGP14               | 0<br>DSPGP13               | 0<br>DSPGP12                 | 0<br>DSPGP11              | 0<br>DSPGP10            | 0<br>DSPGP9              | 0<br>DSPGP8               | 0<br>DSPGP7             | 0<br>DSPGP6             | 0<br>DSPGP5              | 0<br>DSPGP4              | 0<br>DSPGP3              | 0<br>DSPGP2              | 0<br>DSPGP1              | 0x00000000 |
| (•••••                   |                                    | _SET4_<br>_LVL            | _SET4_<br>_LVL     | _SET4_<br>_LVL             | _SET4_<br>_LVL             | _SET4_<br>_LVL               | SET4_LVL                  |                         | SET4_LVL                 | SET4_LVL                  | SET4_LVE                | SET4_LVE                | SET4_LVE                 | SET4_LVL                 | SET4_LVL                 | SET4_LVL                 | SET4_LVE                 |            |
| R1167680<br>(0x11D140)   | DSPGP_SET5_MASK1                   | 0<br>DSPGP16              | 0<br>DSPGP15       | 0<br>DSPGP14               | 0<br>DSPGP13               | 0<br>DSPGP12                 | 0<br>DSPGP11              | 0<br>DSPGP10            | 0<br>DSPGP9              | 0<br>DSPGP8               | 0<br>DSPGP7             | 0<br>DSPGP6             | 0<br>DSPGP5              | 0<br>DSPGP4              | 0<br>DSPGP3              | 0<br>DSPGP2              | 0<br>DSPGP1              | 0x0000FFFF |
|                          |                                    | _SET5_<br>MASK            | _SET5_<br>MASK     | _SET5_<br>MASK             | _SET5_<br>MASK             | _SET5_<br>MASK               | SET5_<br>MASK             | _SET5_<br>MASK          | SET5<br>MASK             | SET5<br>MASK              | SET5<br>MASK            | SET5<br>MASK            | SET5<br>MASK             | SET5<br>MASK             | SET5<br>MASK             | SET5_<br>MASK            | SET5<br>MASK             |            |
|                          | DSPGP_SET5_<br>DIRECTION1          | 0<br>DSPGP16              | 0<br>DSPGP15       | 0<br>DSPGP14               | 0<br>DSPGP13               | 0<br>DSPGP12                 | 0<br>DSPGP11              | 0<br>DSPGP10            | 0<br>DSPGP9              | 0<br>DSPGP8               | 0<br>DSPGP7             | 0<br>DSPGP6             | 0<br>DSPGP5              | 0<br>DSPGP4              | 0<br>DSPGP3              | 0<br>DSPGP2              | 0<br>DSPGP1              | 0x0000FFFF |
|                          |                                    | _SET5_<br>DIR             | _SET5_<br>DIR      | _SET5_<br>DIR              | _SET5_<br>DIR              | _SET5_<br>DIR                | SET5_DIR                  | DIR                     | _                        | SET5_DIR                  | SET5_DIR                | SET5_DIR                | SET5_DIR                 | _                        | SET5_DIR                 | SET5_DIR                 | SET5_DIR                 |            |
| R1167712<br>(0x11D160)   | DSPGP_SET5_LEVEL1                  | 0<br>DSPGP16              | 0<br>DSPGP15       | 0<br>DSPGP14               | 0<br>DSPGP13               |                              | 0<br>DSPGP11_             | 0<br>DSPGP10            | 0<br>DSPGP9_             | 0<br>DSPGP8_              | 0<br>DSPGP7_            | 0<br>DSPGP6_            | 0<br>DSPGP5_             | 0<br>DSPGP4_             | 0<br>DSPGP3_             | 0<br>DSPGP2_             | 0<br>DSPGP1_             | 0x00000000 |
|                          |                                    | _SET5_<br>_LVL            | _SET5_<br>_LVL     | _SET5_<br>_LVL             | _SET5_<br>LVL              | _SET5_<br>LVL                | SET5_LVE                  | - LVL -                 | _                        | _                         | _                       | -                       | _                        | _                        | SET5_LVĒ                 | _                        | _                        |            |
| R1167744<br>(0x11D180)   | DSPGP_SET6_MASK1                   | 0<br>DSPGP16              | 0<br>DSPGP15       | 0<br>DSPGP14               | 0<br>DSPGP13               | 0<br>DSPGP12                 |                           | 0<br>DSPGP10            | 0<br>DSPGP9_             | 0<br>DSPGP8_              | 0<br>DSPGP7_            | 0<br>DSPGP6_            | 0<br>DSPGP5_             | 0<br>DSPGP4_             | 0<br>DSPGP3_             | 0<br>DSPGP2_             | 0<br>DSPGP1_             | 0x0000FFFF |
| D4407700                 |                                    | _SET6_<br>MASK            | _SET6_<br>MASK     | _SET6_<br>MASK             | _SET6_<br>MASK             | _SET6_<br>_MASK_             | SET6_<br>MASK             | _SET6_<br>MASK          | SET6<br>MASK             | SET6<br>MASK              | SET6<br>MASK            | SET6<br>MASK            | SET6<br>MASK             | SET6<br>MASK             | SET6<br>MASK             | SET6_<br>MASK            | SET6<br>MASK             | 0.00005555 |
|                          | DSPGP_SET6_<br>DIRECTION1          | 0<br>DSPGP16              | 0<br>DSPGP15       | 0<br>DSPGP14               | 0<br>DSPGP13               |                              | 0<br>DSPGP11              | 0<br>DSPGP10            | 0<br>DSPGP9              | 0<br>DSPGP8               | 0<br>DSPGP7             | 0<br>DSPGP6             | 0<br>DSPGP5              | 0<br>DSPGP4              | 0<br>DSPGP3<br>SET6 DIR  | 0<br>DSPGP2              | 0<br>DSPGP1              | 0x0000FFFF |
| D4407770                 |                                    | _SET6_<br>DIR<br>0        | _SET6_<br>DIR<br>0 | _SET6_<br>DIR<br>0         | _SET6_<br>DIR<br>0         | _SET6_<br>DIR<br>0           | SET6_DIR                  | _SET6_<br>DIR<br>0      | 0                        | 0                         | 0                       | 0                       | 0                        | 0                        | 0                        | 0                        | -                        |            |
| R1167776<br>(0x11D1A0)   | DSPGP_SET6_LEVEL1                  | DSPGP16                   | DSPGP15            | DSPGP14                    | DSPGP13                    | DSPGP12                      | DSPGP11                   | DSPGP10                 | DSPGP9                   | DSPGP8                    | DSPGP7                  | DSPGP6                  | DSPGP5                   | DSPGP4                   | -                        | DSPGP2                   | 0<br>DSPGP1<br>SET6 IV/  | 0x00000000 |
| R1167808                 | DSPGP SET7 MASK1                   | _SET6_<br>_LVL0           | _SET6_<br>LVL<br>0 | _SET6_<br>LVL              | _SET6_<br>LVL<br>0         | _SET6_<br>LVL<br>0           | SET6_LVL                  | _SET6_<br>LVL<br>0      | 0                        | 0                         | 0                       | 0                       | 0                        | 0                        | 0                        | 0                        | 0                        | 0x0000FFFF |
| (0x11D1C0)               | DSFGF_SET/_MASKT                   | DSPGP16<br>SET7           |                    | -                          | DSPGP13<br>SET7            |                              |                           | DSPGP10<br>SET7         |                          | DSPGP8_<br>SET7           | DSPGP7_<br>SET7         | DSPGP6_<br>SET7         | DSPGP5_<br>SET7          | DSPGP4_<br>SET7          | DSPGP3_<br>SET7          | DSPGP2_<br>SET7          | DSPGP1_<br>SET7          |            |
| R1167824                 | DSPGP SET7                         | MASK<br>0                 | MASK<br>0          | MASK<br>0                  | MASK<br>0                  | MASK<br>0                    | MASK                      | MASK<br>0               | MASK                     | MASK                      | MASK                    | MASK<br>0               | MASK                     | MASK                     | MASK                     | MASK                     | MASK                     | 0x0000FFFF |
|                          | DIRECTION1                         | DSPGP16<br>SET7           |                    | DSPGP14<br>SET7            | DSPGP13<br>SET7            |                              | DSPGP11<br>SET7 DIR       | DSPGP10                 | DSPGP9                   | DSPGP8                    | DSPGP7                  | DSPGP6                  | DSPGP5                   | DSPGP4                   | -                        | DSPGP2                   | DSPGP1                   |            |
| R1167840                 | DSPGP SET7 LEVEL1                  | DIR<br>0                  |                    | -DIR-                      | -DIR -                     | DIR<br>0                     | 0                         | DIR<br>0                | 0                        | 0                         | 0                       | 0                       | 0                        | 0                        | 0                        | 0                        | 0                        | 0x00000000 |
| (0x11D1E0)               |                                    | DSPGP16<br>_SET7_         | DSPGP15<br>SET7    | -                          | DSPGP13<br>SET7            |                              |                           | DSPGP10                 | DSPGP9                   | DSPGP8                    | DSPGP7                  | DSPGP6                  | DSPGP5                   | DSPGP4                   |                          | DSPGP2                   | DSPGP1                   |            |
| R1167872                 | DSPGP SET8 MASK1                   | - LVL -                   | - LVL -            | - LVL -                    | - LVL -                    | - LVL -                      | 0                         | - LVL -                 | -                        | -                         | -                       | 0                       | -                        | 0                        | -                        | 0                        | -                        | 0x0000FFFF |
| (0x11D200)               |                                    | DSPGP16<br>SET8           | SET8               | SET8                       | DSPGP13<br>SET8            | SET8                         | DSPGP11_<br>SET8          | DSPGP10<br>SET8         | DSPGP9_<br>SET8          | DSPGP8_<br>SET8           | DSPGP7_<br>SET8         | DSPGP6_<br>SET8         | DSPGP5_<br>SET8          | DSPGP4_<br>SET8          | DSPGP3_<br>SET8          | DSPGP2_<br>SET8          | DSPGP1_<br>SET8          |            |
| R1167888                 | DSPGP SET8                         | MASK<br>0                 | MASK<br>0          | MASK<br>0                  | MASK<br>0                  | MASK<br>0                    | MASK<br>0                 | MASK<br>0               | MASK<br>0                | MASK<br>0                 | MASK<br>0               | MASK<br>0               | MASK<br>0                | MASK<br>0                | MASK<br>0                | MASK<br>0                | MASK<br>0                | 0x0000FFFF |
| (0x11D210)               | DIRECTION1                         | DSPGP16<br>_SET8_         | DSPGP15<br>_SET8_  | _SET8_                     | DSPGP13<br>_SET8_          | _SET8_                       | DSPGP11_<br>SET8_DIR      |                         | DSPGP9<br>SET8_DIR       | DSPGP8<br>SET8_DIR        | DSPGP7<br>SET8_DIR      | DSPGP6<br>SET8_DIR      | DSPGP5<br>SET8_DIR       | DSPGP4<br>SET8_DIR       | DSPGP3<br>SET8_DIR       | DSPGP2<br>SET8_DIR       | DSPGP1<br>SET8_DIR       |            |
| R1167904                 | DSPGP_SET8_LEVEL1                  | DIR<br>0                  | DIR<br>0           | DIR<br>0                   | DIR<br>0                   | DIR<br>0                     | 0                         | DIR<br>0                | 0                        | 0                         | 0                       | 0                       | 0                        | 0                        | 0                        | 0                        |                          | 0x00000000 |
| (0x11D220)               |                                    | DSPGP16<br>_SET8_         | DSPGP15<br>_SET8_  | DSPGP14<br>_SET8_          | DSPGP13<br>_SET8_<br>_LVL  | DSPGP12<br>_SET8_            | DSPGP11_<br>SET8_LVL      | DSPGP10<br>_SET8_       | DSPGP9<br>SET8_LVL       | DSPGP8<br>SET8_LVL        | DSPGP7<br>SET8_LVL      | DSPGP6_<br>SET8_LVL     | DSPGP5<br>SET8_LVL       | DSPGP4<br>SET8_LVL       | DSPGP3<br>SET8_LVL       | DSPGP2_<br>SET8_LVL      | DSPGP1<br>SET8_LVL       |            |
|                          | DSP1_XMEM_                         | - LVL -                   | - LVL -            | - LVL -                    |                            | LVL -<br>LVL -<br>-<br>LVL - |                           | - LVL -                 |                          |                           |                         | DS                      | SP1_XM_P_                | START [23                | :16]                     |                          |                          | 0x00000000 |
| (0x2000000)<br>R33554436 | PACKED_0<br>DSP1_XMEM_             |                           |                    |                            |                            |                              |                           | D                       | SP1_XM_P<br>DSP1_XM      | _START [15<br>_P_2 [15:0] | 5:0]                    |                         |                          |                          |                          |                          |                          | 0x00000000 |
| (0x2000004)              | PACKĒD_1 <sup>—</sup><br>DSP1 XMEM |                           |                    |                            |                            |                              |                           |                         | DSP1_XM                  | P_1 [23:8]<br>P_3 [23:8]  |                         |                         |                          |                          |                          |                          |                          | 0x00000000 |
| (0x2000008)              | PACKĒD_2                           |                           |                    |                            | _                          | /_P_3 [7:0]                  |                           |                         |                          | _1 _0 [20.0]              |                         |                         |                          | _P_2 [23:16              | -                        |                          |                          |            |
|                          | DSP1_XMEM_<br>PACKED_147453        |                           |                    | D                          | SP1_XM_P                   | P_196605 [7                  | :0]                       | D                       | SP1_XM_P                 | _196604 [1                | 5:0]                    | DS                      | P1_XM_P_                 | 196604 [23               | :16]                     |                          |                          | 0x0000000  |
| R34144248<br>(0x208FFF8) | DSP1_XMEM_<br>PACKED_147454        |                           |                    |                            |                            |                              |                           |                         | SP1_XM_P<br>SP1_XM_P     |                           |                         |                         |                          |                          |                          |                          |                          | 0x0000000  |
| R34144252                | DSP1_XMEM_<br>PACKED_147455        |                           |                    |                            |                            |                              | 21                        |                         | DSP1_XM_F                |                           |                         |                         |                          | 100000 700               | .461                     |                          |                          | 0x00000000 |
| R37748736                | DSP1 XMEM                          |                           |                    |                            | USPI_XM_                   | P_END [7:0                   | <b>л</b>                  |                         | 1_XM_UP3                 |                           | -                       | DS                      | 0F1_XM_P_                | 196606 [23               | . 10]                    |                          |                          | 0x00000000 |
| R37748740                | UNPACKED32_0<br>DSP1_XMEM          |                           |                    |                            |                            |                              |                           |                         | P1_XM_UP3<br>SP1_XM_U    |                           | -                       |                         |                          |                          |                          |                          |                          | 0x00000000 |
| (0x2400004)              | UNPACKED32_1<br>DSP1_XMEM          |                           |                    |                            |                            |                              |                           | 0                       | DSP1_XM_U                | JP32_1 [15                | 0]                      |                         |                          |                          |                          |                          |                          | 0x00000000 |
| (0x245FFF8)              | UNPACKED32_98302                   |                           |                    |                            |                            |                              |                           | DS                      | P1_XM_UP                 | 32_98302 [                | -<br>15:0]              |                         |                          |                          |                          |                          |                          |            |
|                          | DSP1_XMEM_<br>UNPACKED32_98303     |                           |                    |                            |                            |                              |                           |                         | P1_XM_UP<br>P1_XM_UP     |                           |                         |                         |                          |                          |                          |                          |                          | 0x00000000 |
| D20714046                | DSP1 SYS INFO ID                   |                           |                    |                            |                            |                              |                           |                         | DSP1_SYS                 | 6_ID [31:16               |                         |                         |                          |                          |                          |                          |                          | 0x68616C6F |



| Register                 | Name                                        | 31<br>15              | 30<br>14 | 29<br>13                           | 28<br>12                        | 27<br>11                  | 26<br>10 | 25<br>9                          | 24<br>8                         | 23<br>7                         | 22<br>6       | 21<br>5                                    | 20<br>4                          | 19<br>3                         | 18<br>2        | 17<br>1       | 16<br>0                               | Default    |
|--------------------------|---------------------------------------------|-----------------------|----------|------------------------------------|---------------------------------|---------------------------|----------|----------------------------------|---------------------------------|---------------------------------|---------------|--------------------------------------------|----------------------------------|---------------------------------|----------------|---------------|---------------------------------------|------------|
| R39714820<br>(0x25E0004) | DSP1_SYS_INFO_<br>VERSION                   |                       |          |                                    |                                 |                           |          |                                  | P1_SYS_VE<br>P1_SYS_V           |                                 |               |                                            |                                  |                                 |                |               |                                       | 0x0000001  |
|                          | DSP1 SYS INFO                               |                       |          |                                    |                                 |                           |          | DS                               | P1_SYS_C                        | ORE_ID [31                      | :16]          |                                            |                                  |                                 |                |               |                                       | 0x00000001 |
| R39714828<br>(0x25E000C) | DSP1_SYS_INFO_<br>AHB_ADDR                  |                       |          |                                    |                                 |                           |          | DSP1_S                           | SYS_AHB_E                       | BASE_ADD                        | R [31:16]     |                                            |                                  |                                 |                |               |                                       | 0x02000000 |
| R39714832<br>(0x25E0010) | DSP1_SYS_INFO_XM_<br>SRAM_SIZE              |                       |          |                                    |                                 |                           |          |                                  | SYS_XM_S<br>SYS_XM_S            |                                 | · ·           |                                            |                                  |                                 |                |               |                                       | 0x00030000 |
| R39714840                | DSP1_SYS_INFO_YM_<br>SRAM_SIZE              |                       |          |                                    |                                 |                           |          | DSP1_                            | SYS_YM_S                        | GRAM_SIZE                       | [31:16]       |                                            |                                  |                                 |                |               |                                       | 0x00010000 |
| R39714848                | DSP1_SYS_INFO_PM_                           |                       |          |                                    |                                 |                           |          | DSP1_                            | SYS_PM_S                        | -<br>SRAM_SIZE                  | [31:16]       |                                            |                                  |                                 |                |               |                                       | 0x0001C000 |
| R39714856                | SRAM_SIZE<br>DSP1_SYS_INFO_PM_              |                       |          |                                    |                                 |                           |          |                                  | SYS_PM_S                        |                                 |               |                                            |                                  |                                 |                |               |                                       | 0x0000000  |
|                          | BOOT_SIZE<br>DSP1_SYS_INFO_                 | DSP1                  | 0        | 0                                  | 0                               | 0                         | 0        | DSP1_<br>0                       | _SYS_PM_I<br>0                  | BOOT_SIZE                       | E [15:0]<br>0 | 0                                          | 0                                | 0                               | 0              | 0             | 0                                     | 0x00003FB8 |
| (0x25E002C)              | FEATŪRES                                    | SYS_<br>SELF_<br>BOOT |          |                                    |                                 |                           |          |                                  |                                 |                                 |               |                                            |                                  |                                 |                |               |                                       |            |
|                          |                                             | 0                     | 0        | DSP1<br>SYS_DB_<br>RAND_<br>EXISTS | DSP1_<br>SYS_<br>LMS_<br>EXISTS | DSP1<br>SYS_FIR<br>EXISTS |          | DSP1_<br>SYS_<br>MIPS_<br>EXISTS | DSP1_<br>SYS_<br>TRB_<br>EXISTS | DSP1_<br>SYS_<br>WDT_<br>EXISTS | 0             | DSP1_<br>SYS_<br>STREAM_<br>ARB_<br>EXISTS | DSP1_<br>SYS_<br>AHBM_<br>EXISTS | DSP1_<br>SYS_<br>MPU_<br>EXISTS | 0              | 0             | 0                                     |            |
| R39714864<br>(0x25E0030) | DSP1_SYS_INFO_FIR_<br>FILTERS               | 0                     | 0        | 0                                  | 0                               | 0                         | 0        | 0                                | 0                               | 0                               | 0             | 0                                          | 0<br>DSP1                        | 0<br>SYS NUM                    | 0<br>FIR FILTE | 0<br>BS [5:0] | 0                                     | 0x0000008  |
| R39714868                | DSP1_SYS_INFO_<br>LMS_FILTERS               | 0                     | 0        | 0                                  | 0                               | 0                         | 0        | 0                                | 0                               | 0                               | 0             | 0                                          | 0                                | 0                               | 0              | 0             | 0                                     | 0x00000005 |
| R39714872                | DSP1_SYS_INFO_XM_<br>BANK_SIZE              | 0                     | 0        | 0                                  | 0                               | 0                         | 0        |                                  | 0<br>SYS_XM_E                   | -                               | 1. 1          |                                            | USP1_                            | STS_NUM_                        | LMS_FILTE      | _K9 [9:0]     |                                       | 0x00002000 |
| R39714876                | <br>DSP1_SYS_INFO_YM                        |                       |          |                                    |                                 |                           |          | DSP1                             | _SYS_XM_<br>SYS_YM_E            | -<br>BANK_SIZE                  | [31:16]       |                                            |                                  |                                 |                |               |                                       | 0x00002000 |
| R39714880                | BANK_SIZE<br>DSP1_SYS_INFO_PM_              |                       |          |                                    |                                 |                           |          | DSP1                             | SYS_YM_                         | BANK_SIZE                       | [31:16]       |                                            |                                  |                                 |                |               |                                       | 0x00004000 |
| R39723008                | BANK_SIZE<br>DSP1_AHBM_<br>WINDOW0_CONTROL_ |                       |          |                                    |                                 |                           |          | DSP1                             | SYS_PM_<br>AHBM_WI<br>AHBM_W    | N0_ADDR                         | [31:16]       |                                            |                                  |                                 |                |               |                                       | 0x00000000 |
|                          | 0<br>DSP1_XMEM_<br>UNPACKED24_0             | 0                     | 0        | 0                                  | 0                               | 0                         | 0        | 0                                | 0                               | -                               |               | DSP                                        | 1_XM_UP2                         | 24_START [2                     | 23:16]         |               |                                       | 0x00000000 |
| R41943044                | DSP1_XMEM_<br>UNPACKED24_1                  | 0                     | 0        | 0                                  | 0                               | 0                         | 0        | 0                                | 1_XM_UP2<br>0                   |                                 |               | D                                          | SP1_XM_L                         | JP24_1 [23:                     | 16]            |               |                                       | 0x00000000 |
| R41943048                | DSP1_XMEM_                                  | 0                     | 0        | 0                                  | 0                               | 0                         | 0        | 0                                | SP1_XM_L<br>0                   |                                 |               | D                                          | SP1_XM_L                         | JP24_2 [23:                     | 16]            |               |                                       | 0x00000000 |
| R41943052                | UNPACKED24_2<br>DSP1_XMEM_<br>UNPACKED24_3  | 0                     | 0        | 0                                  | 0                               | 0                         | 0        | 0                                | SP1_XM_L                        |                                 | · ·           | D                                          | SP1_XM_L                         | JP24_3 [23:                     | 16]            |               |                                       | 0x00000000 |
| R42729456                | DSP1_XMEM<br>UNPACKED24_196604              | 0                     | 0        | 0                                  | 0                               | 0                         | 0        | 0                                | SP1_XM_L                        |                                 |               | DSP                                        | 1_XM_UP2                         | 4_196604 [                      | 23:16]         |               |                                       | 0x00000000 |
| R42729460                | DSP1_XMEM_<br>UNPACKED24_196605             | 0                     | 0        | 0                                  | 0                               | 0                         | 0        | 0                                | 1_XM_UP2<br>0                   |                                 |               | DSP                                        | 1_XM_UP2                         | 4_196605 [                      | 23:16]         |               |                                       | 0x00000000 |
| R42729464                | <br>DSP1_XMEM_                              | 0                     | 0        | 0                                  | 0                               | 0                         | 0        | 0                                | 1_XM_UP2<br>0                   |                                 |               | DSP                                        | 1_XM_UP2                         | 4_196606 [                      | 23:16]         |               |                                       | 0x00000000 |
| R42729468                | UNPACKED24_196606<br>DSP1_XMEM_             | 0                     | 0        | 0                                  | 0                               | 0                         | 0        | 0                                | 1_XM_UP2<br>0                   |                                 |               | DS                                         | P1_XM_UP                         | 24_END [2                       | 3:16]          |               |                                       | 0x00000000 |
| R45613056                | UNPACKED24_196607<br>DSP1_CLOCK_FREQ        | 0                     | 0        | 0                                  | 0                               | 0                         | 0        | DS<br>0                          | P1_XM_UP<br>0                   | 24_END [1<br>0                  | 5:0]<br>0     | 0                                          | 0                                | 0                               | 0              | 0             | 0                                     | 0x00000000 |
|                          | DSP1_CLOCK_STATUS                           | 0                     | 0        | 0                                  | 0                               | 0                         | 0        | DSI<br>0                         | P1_CLK_FF<br>0                  | REQ_SEL [1<br>0                 | 15:0]<br>0    | 0                                          | 0                                | 0                               | 0              | 0             | 0                                     | 0x00000000 |
| (0x2B80008)<br>R45613072 | DSP1 CORE SOFT                              | 0                     | 0        | 0                                  | 0                               | 0                         | 0        | DSI<br>0                         | P1_CLK_FF<br>0                  | REQ_STS [*<br>0                 | 15:0]<br>0    | 0                                          | 0                                | 0                               | 0              | 0             | 0                                     | 0x00000000 |
| (0x2B80010)              | RESET                                       | 0                     | 0        | 0                                  | 0                               | 0                         | 0        | 0                                | 0                               | 0                               | 0             | 0                                          | 0                                | 0                               | 0              | 0             | DSP1_<br>CORE_<br>SOFT_<br>RESET      |            |
| R45613136<br>(0x2B80050) | DSP1_STREAM_ARB_<br>CONTROL                 | 0                     | 0        | 0                                  | 0                               | 0                         | 0        | 0                                | 0                               | 0                               | 0             | 0                                          | 0                                | 0                               | 0              | 0             | 0<br>DSP1<br>STREAM_<br>ARB<br>RESYNC | 0x00000000 |
| R45613184<br>(0x2B80080) | DSP1_SAMPLE_RATE_<br>RX1                    | 0                     | 0        | 0                                  | 0                               | 0                         | 0        | 0                                | 0                               | 0                               | 0             | 0                                          | 0                                | 0<br>DSP1                       | 0<br>1 RX1 RAT | 0<br>E [4:0]  | 0                                     | 0x00000000 |
|                          | DSP1_SAMPLE_RATE_                           | 0                     | 0        | 0                                  | 0                               | 0                         | 0        | 0                                | 0                               | 0                               | 0             | 0                                          | 0                                | 0                               | 0<br>1 RX2 RAT | 0             | 0                                     | 0x00000000 |
|                          | DSP1_SAMPLE_RATE_                           | 0                     | 0        | 0                                  | 0                               | 0                         | 0        | 0                                | 0                               | 0                               | 0             | 0                                          | 0                                | 0                               | 0<br>1 RX3 RAT | 0             | 0                                     | 0x00000000 |
|                          | DSP1_SAMPLE_RATE_                           | 0                     | 0        | 0                                  | 0                               | 0                         | 0        | 0                                | 0                               | 0                               | 0             | 0                                          | 0                                | 0                               | 0<br>1 RX4 RAT | 0             | 0                                     | 0x00000000 |
| . ,                      | DSP1 SAMPLE RATE                            | 0                     | 0        | 0                                  | 0                               | 0                         | 0        | 0                                | 0                               | 0                               | 0             | 0                                          | 0                                | 0                               | 0              | 0             | 0                                     | 0x00000000 |
| (UA2D0UUAU)              | 1779                                        | 0                     | 0        | 0                                  | 0                               | 0                         | 0        | 0                                | 0                               | 0                               | 0             | 0                                          |                                  | DSP1                            | 1_RX5_RAT      | E [4:0]       |                                       |            |



| Register                 | Name                           | 31<br>15 | 30<br>14 | 29<br>13 | 28<br>12 | 27<br>11    | 26<br>10 | 25<br>9       | 24<br>8       | 23<br>7                    | 22<br>6 | 21<br>5 | 20<br>4   | 19<br>3     | 18<br>2       | 17<br>1       | 16<br>0       | Default    |
|--------------------------|--------------------------------|----------|----------|----------|----------|-------------|----------|---------------|---------------|----------------------------|---------|---------|-----------|-------------|---------------|---------------|---------------|------------|
| R45613224<br>(0x2B800A8) | DSP1_SAMPLE_RATE_<br>RX6       | 0        | 0        | 0        | 0        | 0           | 0        | 0             | 0             | 0                          | 0       | 0       | 0         |             | 0<br>RX6 RAT  | 0             | 0             | 0x00000000 |
| . ,                      | DSP1 SAMPLE RATE               | 0        | 0        | 0        | 0        | 0           | 0        | 0             | 0             | 0                          | 0       | 0       | 0         | 0           | 0             | 0             | 0             | 0x00000000 |
| R45613240                | DSP1_SAMPLE_RATE_              | 0        | 0        | 0        | 0        | 0           | 0        | 0             | 0             | 0                          | 0       | 0       | 0         | 0           | _RX7_RAT<br>0 | 0             | 0             | 0x00000000 |
| (0x2B800B8)<br>R45613696 | DSP1_SAMPLE_RATE_              | 0        | 0        | 0        | 0        | 0           | 0        | 0             | 0             | 0                          | 0       | 0       | 0         | DSP1<br>0   | _RX8_RA1<br>0 | TE [4:0]<br>0 | 0             | 0x00000000 |
| (0x2B80280)              | TX1<br>DSP1_SAMPLE_RATE_       | 0        | 0        | 0        | 0        | 0           | 0        | 0             | 0             | 0                          | 0       | 0       | 0         | DSP1<br>0   | _TX1_RAT<br>0 | TE [4:0]<br>0 | 0             | 0x00000000 |
| (0x2B80288)              | TX2<br>DSP1 SAMPLE RATE        | 0        | 0        | 0        | 0        | 0           | 0        | 0             | 0             | 0                          | 0       | 0       | 0         | DSP1        | _TX2_RAT<br>0 | TE [4:0]      | 0             | 0x00000000 |
| (0x2B80290)              | TX3                            | 0        | 0        | 0        | 0        | 0           | 0        | 0             | 0             | 0                          | 0       | 0       |           | DSP1        | _TX3_RAT      | TE [4:0]      |               |            |
| R45613720<br>(0x2B80298) | DSP1_SAMPLE_RATE_<br>TX4       | 0        | 0        | 0        | 0        | 0           | 0        | 0             | 0             | 0                          | 0       | 0       | 0         | 0<br>DSP1   | 0<br>_TX4_RAT | 0<br>TE [4:0] | 0             | 0x00000000 |
| R45613728<br>(0x2B802A0) | DSP1_SAMPLE_RATE_<br>TX5       | 0        | 0        | 0        | 0        | 0           | 0        | 0             | 0             | 0                          | 0       | 0       | 0         | 0<br>DSP1   | 0<br>_TX5_RAT | 0<br>TE [4:0] | 0             | 0x00000000 |
| R45613736<br>(0x2B802A8) | DSP1_SAMPLE_RATE_<br>TX6       | 0        | 0        | 0        | 0        | 0           | 0        | 0             | 0             | 0                          | 0       | 0       | 0         | 0<br>DSP1   | 0<br>TX6 RAT  | 0<br>FF [4:0] | 0             | 0x00000000 |
| . ,                      | DSP1_SAMPLE_RATE_              | 0        | 0        | 0        | 0        | 0           | 0        | 0             | 0             | 0                          | 0       | 0       | 0         | 0           | 0<br>TX7 RAT  | 0             | 0             | 0x00000000 |
| R45613752                | DSP1 SAMPLE RATE               | 0        | 0        | 0        | 0        | 0           | 0        | 0             | 0             | 0                          | 0       | 0       | 0         | 0           | 0             | 0             | 0             | 0x00000000 |
| (0x2B802B8)<br>R45879296 | DSP1 CCM CORE                  | 0        | 0        | 0        | 0        | 0           | 0        | 0             | 0             | 0                          | 0       | 0       | 0         | DSP1<br>0   | _TX8_RAT<br>0 | TE [4:0]<br>0 | 0             | 0x00000000 |
| (0x2BC1000)              | CONTROL                        | 0        | 0        | 0        | 0        | 0           | 0        | DSP1_<br>CCM_ | 0             | 0                          | 0       | 0       | 0         | 0           | 0             | 0             | DSP1_<br>CCM_ |            |
| D45000040                | DSP1 STREAM ARB                | 0        | 0        | 0        | 0        | 0           | 0        | CORE<br>RESET | 0             | 0                          | 0       | 0       | 0         | 0           | 0             | 0             | CORE_EN       | 0x00000000 |
| (0x2BC5A00)              | RESYNC_MSK1 -                  | 0        | 0        | 0        | 0        | 0           | 0        | 0             | 0             | 0                          | U       | DSP1_ST | REAM_AR   | B_RESYNC    | _MSK [7:0]    |               | 0             |            |
| (0x2C00000)              | -                              |          |          |          | DSP1_YM  | 1_P_1 [7:0] |          | DS            | SP1_YM_P      | _START [15                 | 5:0]    | DS      | SP1_YM_P_ | START [23   | :16]          |               |               | 0x00000000 |
| R46137348<br>(0x2C00004) | DSP1_YMEM_<br>PACKED_1         |          |          |          |          |             |          |               |               | _P_2 [15:0]<br>P 1 [23:8]  |         |         |           |             |               |               |               | 0x00000000 |
| R46137352<br>(0x2C00008) | DSP1_YMEM_<br>PACKED_2         |          |          |          | DSP1_YM  | 1 P 3 [7:0] |          |               | DSP1_YM       | _P_3 [23:8]                |         |         | DSP1 YM   | P_2 [23:16  | 1             |               |               | 0x00000000 |
| R46333940                | <br>DSP1_YMEM_<br>PACKED_49149 |          |          | D        | SP1_YM_F |             | 0]       |               |               | 05500 145                  | .01     |         |           | _65532 [23: |               |               |               | 0x00000000 |
| R46333944                | <br>DSP1_YMEM                  |          |          |          |          |             |          | D             | SP1_YM_P      | 65532 [15<br>2_65534 [15   | :0]     |         |           |             |               |               |               | 0x00000000 |
| R46333948                | PACKED_49150<br>DSP1_YMEM_     |          |          |          |          |             |          |               |               | _65533 [23<br>P_END [23:   |         |         |           |             |               |               |               | 0x00000000 |
|                          | PACKED_49151<br>DSP1_YMEM      |          |          | [        | DSP1_YM_ | P_END [7:0  | )]       | DSP           | 1_YM_UP3      | 2_START [3                 | 31:16]  | D       | SP1_YM_P  | _65534 [23: | 16]           |               |               | 0x00000000 |
| . ,                      | UNPACKED32_0<br>DSP1_YMEM      |          |          |          |          |             |          |               |               | 32_START [<br>P32_1 [31:"  | -       |         |           |             |               |               |               | 0x00000000 |
| (0x3000004)              | UNPACKED32_1                   |          |          |          |          |             |          | D             | ISP1_YM_U     | JP32_1 [15:                | 0]      |         |           |             |               |               |               |            |
| (0x301FFF8)              | DSP1_YMEM_<br>UNPACKED32_32766 |          |          |          |          |             |          | DSF           | <br>P1_YM_UP  | 32_32766 [3<br>32_32766 [1 | 15:0]   |         |           |             |               |               |               | 0x00000000 |
| R50462716<br>(0x301FFFC) | DSP1_YMEM_<br>UNPACKED32_32767 |          |          |          |          |             |          |               |               | 32_END [37<br>932_END [1   |         |         |           |             |               |               |               | 0x00000000 |
|                          | DSP1_YMEM_<br>UNPACKED24_0     | 0        | 0        | 0        | 0        | 0           | 0        | 0<br>DSP      | 0<br>1 YM UP2 | 24 START [                 | 15:01   | DSP     | 1_YM_UP2  | 4_START [2  | 23:16]        |               |               | 0x00000000 |
|                          | DSP1_YMEM_<br>UNPACKED24_1     | 0        | 0        | 0        | 0        | 0           | 0        | 0             | 0             | JP24 1 [15:                |         | D       | SP1_YM_U  | IP24_1 [23: | 16]           |               |               | 0x00000000 |
| R54525960                | DSP1_YMEM<br>UNPACKED24_2      | 0        | 0        | 0        | 0        | 0           | 0        | 0             | 0             |                            |         | D       | SP1_YM_U  | IP24_2 [23: | 16]           |               |               | 0x00000000 |
| R54525964                | DSP1 YMEM                      | 0        | 0        | 0        | 0        | 0           | 0        | 0             | 0             | JP24_2 [15:                |         | D       | SP1_YM_U  | IP24_3 [23: | 16]           |               |               | 0x00000000 |
| R54788080                | UNPACKED24_3<br>DSP1_YMEM_     | 0        | 0        | 0        | 0        | 0           | 0        | 0             | 0             | JP24_3 [15:                |         | DSF     | P1_YM_UP2 | 24_65532 [2 | 3:16]         |               |               | 0x00000000 |
| ,                        | UNPACKED24_65532<br>DSP1_YMEM  | 0        | 0        | 0        | 0        | 0           | 0        | DSF<br>0      | 0 0           | 24_65532 [                 | 15:0]   | DSF     | P1_YM_UP2 | 24_65533 [2 | 3:16]         |               |               | 0x00000000 |
| (0x343FFF4)              | UNPACKED24_65533<br>DSP1_YMEM  | 0        | 0        | 0        | 0        | 0           | 0        | -             | -             | 24_65533 [                 | 15:0]   |         |           | 24 65534 [2 |               |               |               | 0x00000000 |
| (0x343FFF8)              | UNPACKED24_65534               |          |          |          |          |             |          | DSF           | P1_YM_UP      | 24_65534 [ <sup>-</sup>    | 15:0]   |         |           |             |               |               |               |            |
| (0x343FFFC)              | DSP1_YMEM_<br>UNPACKED24_65535 | 0        | 0        | 0        | 0        | 0           | 0        |               |               | P24_END [1                 | -       | DSI     | F1_YM_UP  | 24_END [23  | 0.10]         |               |               | 0x00000000 |
| R58720256<br>(0x3800000) | DSP1_PMEM_0                    |          |          |          |          |             |          |               |               | START [31:1<br>START [15:1 | -       |         |           |             |               |               |               | 0x00000000 |
| R58720260<br>(0x3800004) | DSP1_PMEM_1                    |          |          |          | DSP1 P   | M 1 [7:0]   |          |               |               | M_1 [23:8]                 |         | Г       | SP1 PM S  | START [39:3 | 32]           |               |               | 0x00000000 |
| . ,                      | DSP1_PMEM_2                    |          |          |          | 2011     | [, .v]      |          |               |               | M_2 [15:0]                 |         |         |           |             | -1            |               |               | 0x00000000 |
| R58720268                | DSP1_PMEM_3                    |          |          |          | DSP1_P   | M_3 [7:0]   |          |               | -             | /_1 [39:24]                |         |         | DSP1_PN   | A_2 [39:32] |               |               |               | 0x00000000 |
| (0x380000C)              |                                |          |          |          |          |             |          |               | DSP1_PN       | A_2 [31:16]                |         |         |           |             |               |               |               |            |



| Register    | Name            | 31<br>15 | 30<br>14 | 29<br>13 | 28<br>12 | 27<br>11    | 26<br>10 | 25<br>9 | 24<br>8  | 23<br>7      | 22<br>6 | 21<br>5 | 20<br>4  | 19<br>3     | 18<br>2 | 17<br>1 | 16<br>0 | Default    |
|-------------|-----------------|----------|----------|----------|----------|-------------|----------|---------|----------|--------------|---------|---------|----------|-------------|---------|---------|---------|------------|
|             | DSP1_PMEM_4     |          |          |          |          |             |          |         | DSP1_PN  | 1_3 [39:24]  |         |         |          |             |         |         |         | 0x00000000 |
| (0x3800010) |                 |          |          |          |          |             |          |         | DSP1_PI  | И_3 [23:8]   |         |         |          |             |         |         |         |            |
|             | DSP1_PMEM_71675 |          |          |          |          |             |          | [       | OSP1_PM_ | 57341 [31:1  | 6]      |         |          |             |         |         |         | 0x00000000 |
| (0x3845FEC) |                 |          |          |          |          |             |          |         | DSP1_PM_ | 57341 [15:0  | ]       |         |          |             |         |         |         |            |
|             | DSP1_PMEM_71676 |          |          |          |          |             |          |         | DSP1_PM_ | 57342 [23:8  | ]       |         |          |             |         |         |         | 0x00000000 |
| (0x3845FF0) |                 |          |          |          | DSP1_PM_ | 57342 [7:0] |          |         |          |              |         |         | DSP1_PM_ | 57341 [39:3 | 2]      |         |         |            |
| R59006964   | DSP1_PMEM_71677 |          |          |          |          |             |          |         | DSP1_PM_ | 57343 [15:0  | ]       |         |          |             |         |         |         | 0x00000000 |
| (0x3845FF4) |                 |          |          |          |          |             |          | [       | SP1_PM_  | 57342 [39:24 | 4]      |         |          |             |         |         |         |            |
| R59006968   | DSP1_PMEM_71678 |          |          |          | DSP1_PM  | _END [7:0]  |          |         |          |              |         | I       | DSP1_PM_ | 57343 [39:3 | 2]      |         |         | 0x00000000 |
| (0x3845FF8) |                 |          |          |          |          |             |          | [       | SP1_PM_  | 57343 [31:1  | 6]      |         |          |             |         |         |         |            |
|             | DSP1_PMEM_71679 |          |          |          |          |             |          |         | DSP1_PM_ | END [39:24   | ]       |         |          |             |         |         |         | 0x00000000 |
| (0x3845FFC) |                 |          |          |          |          |             |          |         | DSP1_PM  | END [23:8]   |         |         |          |             |         |         |         |            |

## **7** Thermal Characteristics

#### Table 7-1. Typical JEDEC Four-Layer, 2s2p Board Thermal Characteristics

| Parameter                                                  | Symbol          | WLCSP | QFN  | Units |
|------------------------------------------------------------|-----------------|-------|------|-------|
| Junction-to-ambient thermal resistance                     | $\theta_{JA}$   | 55.6  | 22.3 | °C/W  |
| Junction-to-board thermal resistance                       | $\theta_{JB}$   | 27.0  | 7.47 | °C/W  |
| Junction-to-case thermal resistance                        | θ <sub>JC</sub> | 2.83  | 13.5 | °C/W  |
| Junction-to-board thermal-characterization parameter       | $\Psi_{JB}$     | 26.7  | 7.22 | °C/W  |
| Junction-to-package-top thermal-characterization parameter | $\Psi_{JT}$     | 0.18  | 0.78 | °C/W  |

Notes:

• Natural convection at the maximum recommended operating temperature T<sub>A</sub> (see Table 3-3)

- Four-layer, 2s2p PCB as specified by JESD51–9 and JESD51–11; dimensions: 101.5 x 114.5 x 1.6 mm
- Thermal parameters as defined by JESD51–12



## 8 Package Dimensions









A3 A2

ام J σ e z × >

∢

Σ

**BOTTOM VIEW** 

SIDE VIEW

Notes: Controlling dimension is millimeters. ddd=0.015

3.638

3.613

for illustration purposes only. Dimension "b" applies to the solder sphere diameter and is measured at the maximum solder sphere diameter, parallel to primary Datum C. Dimensioning and tolerances per ASME Y 14.5-2009. The Ball A1 position indicator is X/Y Tolerances can apply to an individual edge increasing or decreasing by 25um.

Figure 8-1. WLCSP Package Drawing (POD00106 Rev B)





Figure 8-2. QFN Package Drawing (ASE Group, 98A0064QN Rev O)



# 9 Ordering Information

| Product | Description                                         | Package          | RoHS<br>Compliant | Grade      | Temperature<br>Range | Container                     | Order #      |
|---------|-----------------------------------------------------|------------------|-------------------|------------|----------------------|-------------------------------|--------------|
| CS48L32 | Low-Power Audio DSP<br>with Microphone<br>Interface | 64-ball<br>WLCSP | Yes               | Commercial | –40 to +85°C         | Tape and<br>Reel <sup>1</sup> | CS48L32-CWZR |
| CS48L32 | Low-Power Audio DSP<br>with Microphone<br>Interface | 64-pad QFN       | Yes               | Commercial | –40 to +85°C         | Tape and<br>Reel <sup>2</sup> | CS48L32-CNZR |
| CS48L32 | Low-Power Audio DSP<br>with Microphone<br>Interface | 64-pad QFN       | Yes               | Commercial | –40 to +85°C         | Tray <sup>3</sup>             | CS48L32-CNZ  |

1.Reel quantity = 6000 units. 2.Reel quantity = 4000 units. 3.Tray quantity = 260 units.

# **10 Revision History**

#### Table 10-1. Revision History

| Revision | Changes                                                                                      |  |
|----------|----------------------------------------------------------------------------------------------|--|
| F1       | SPI2 (QSPI) master interface function description deleted (Section 4.5.5)                    |  |
| MAR 2019 | SPI1 data-phase control (SPI1_DPHA) added (Table 3-18, Section 4.11, Section 4.11.1)         |  |
|          | AUXPDMn_CLK_PD default changed (Table 1-1, Section 4.2.11)                                   |  |
| F2       | SPI1 data-phase control (SPI1_DPHA) default changed to 0 (Section 4.11)                      |  |
| MAR 2019 |                                                                                              |  |
| F3       | Correction to IN1R_SRC field description (Table 4-3)                                         |  |
| JUN 2019 | Deleting erroneous reference to Sleep Mode (Section 4.4.3.1)                                 |  |
|          | Clarification of software-reset conditions (Section 4.4.3.1, Section 4.14.3, Section 4.14.6) |  |
|          | SPI2 (QSPI) master interface function description added (Section 4.5.5)                      |  |
| F4       | Correction to FLL1_REFCLK_SRC default (Table 4-46).                                          |  |
| NOV 2019 |                                                                                              |  |



### **Contacting Cirrus Logic Support**

For all product questions and inquiries, contact a Cirrus Logic Sales Representative. To find the one nearest you, go to www.cirrus.com.

#### IMPORTANT NOTICE

The products and services of Cirrus Logic International (UK) Limited; Cirrus Logic, Inc.; and other companies in the Cirrus Logic group (collectively either "Cirrus Logic" or "Cirrus") are sold subject to Cirrus Logic's terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, indemnification, and limitation of liability. Software is provided pursuant to applicable license terms. Cirrus Logic reserves the right to make changes to its products and specifications or to discontinue any product or service without notice. Customers should therefore obtain the latest version of relevant information from Cirrus Logic to verify that the information is current and complete. Testing and other quality control techniques are utilized to the extent Cirrus Logic cheems necessary. Specific testing of all parameters of each device is not necessarily performed. In order to minimize risks associated with customer applications, the customer must use adequate design and operating safeguards to minimize inherent or procedural hazards. Cirrus Logic is not liable for applications assistance or customer product design. The customer is solely responsible for its product design, including the specific manner in which it uses Cirrus Logic components, and certain uses or product designs may require an intellectual property license from a third party. Customers are responsible for overall system design, and system security. While Cirrus Logic is confident in the performance capabilities of its components, it is not possible to provide an absolute guarantee that they will deliver the outcomes or results envisaged by each of our customers. Features and operations described herein are for illustrative purposes only and do not constitute a suggestion or instruction to adopt a particular product design or a particular mode of operation for a Cirrus Logic component.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). CIRRUS LOGIC PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN PRODUCTS SURGICALLY IMPLANTED INTO THE BODY, AUTOMOTIVE SAFETY OR SECURITY DEVICES, NUCLEAR SYSTEMS, LIFE SUPPORT PRODUCTS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF CIRRUS LOGIC PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND CIRRUS LOGIC DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE IMPLIED WARRANTES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS LOGIC PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOMER'S CUSTOMER USES OR PERMITS THE USE OF CIRRUS LOGIC PRODUCTS IN CRITICAL APPLICATIONS, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY CIRRUS LOGIC, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUDING ATTORNEYS' FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES.

This document is the property of Cirrus Logic, and you may not use this document in connection with any legal analysis concerning Cirrus Logic products described herein. No license to any technology or intellectual property right of Cirrus Logic or any third party is granted herein, including but not limited to any patent right, copyright, mask work right, or other intellectual property rights. Any provision or publication of any third party's products or services does not constitute Cirrus Logic's approval, license, warranty or endorsement thereof. Cirrus Logic gives consent for copies to be made of the information contained herein only for use within your organization with respect to Cirrus Logic integrated circuits or other products of Cirrus Logic, and only if the reproduction is without alteration and is accompanied by all associated copyright, proprietary and other notices and conditions (including this notice). This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale. This document and its information is provided "AS IS" without warranty of any kind (express or implied). All statutory warranties and conditions are excluded to the fullest extent possible. No responsibility is assumed by Cirrus Logic for the use of information herein, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. Cirrus Logic, Cirrus Logic logo design, and SoundClear are among the trademarks of Cirrus Logic. Other brand and product names may be trademarks of their respective owners.

Copyright © 2018–2019 Cirrus Logic, Inc. and Cirrus Logic International Semiconductor Ltd. All rights reserved.

SPI is a trademark of Motorola.